The EL5174 and EL5374 are single and triple high bandwidth amplifiers with an output in differential form. They are primarily targeted for applications such as driving twisted-pair lines in component video applications. The inputs can be in either single-ended or differential form but the outputs are always in differential form.

On the EL5174 and EL5374, two feedback inputs provide the user with the ability to set the gain of each device (stable at minimum gain of one). For a fixed gain of two, please see the EL5173, EL5373 data sheet (FN7312).
The output common mode level for each channel is set by the associated REF pin, which has a -3dB bandwidth of over 110 MHz . Generally, these pins are grounded but can be tied to any voltage reference.

All outputs are short circuit protected to withstand temporary overload condition.

The EL5174 is available in a 8 Ld SOIC package and the EL5374 is available in a 28 Ld QSOP package. All are specified for operation over the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Features

- Fully differential inputs, outputs, and feedback
- Differential input range $\pm 2.3 \mathrm{~V}$
- 550MHz 3dB bandwidth
- $1100 \mathrm{~V} / \mu \mathrm{s}$ slew rate
- Low distortion at 5MHz
- Single 5 V or dual $\pm 5 \mathrm{~V}$ supplies
- 60mA maximum output current
- Low power - 12.5mA per channel
- Pb-free (RoHS compliant)


## Applications

- Twisted-pair driver
- Differential line driver
- VGA over twisted-pair
- ADSL/HDSL driver
- Single-ended to differential amplification
- Transmission of analog signals in a noisy environment


## Pinouts



EL5374
(28 LD QSOP)
TOP VIEW


## Pin Descriptions

| EL5174 | EL5374 | PIN NAME | PIN FUNCTION |
| :---: | :---: | :---: | :---: |
| 1 |  | FBP | Feedback from non-inverting output |
| 2 |  | IN+ | Non-inverting input |
| 3 |  | REF | Inverting inputs, note that on EL5174, this pin is also the REF pin |
| 4 |  | FBN | Feedback from inverting output |
| 5 |  | OUT- | Inverting output |
| 6 |  | VS+ | Positive supply |
| 7 |  | VS- | Negative supply |
| 8 |  | OUT+ | Non-inverting output |
|  | 17, 21, 27 | FBP3, FBP2, FBP1 | Feedback from non-inverting outputs |
|  | 2, 6, 10 | INP1, INP2, INP3 | Non-inverting inputs |
|  | 3, 7, 11 | INN1, INN2, INN3 | Inverting inputs, note that on EL5174, this pin is also the REF pin |
|  | 16, 20, 26 | FBN3, FBN2, FBN1 | Feedback from inverting outputs |
|  | 15, 19, 25 | OUT3B, OUT2B, OUT1B | Inverting outputs |
|  | 24 | VSP | Positive supply |
|  | 23 | VSN | Negative supply |
|  | 18, 22, 28 | OUT3, OUT2, OUT1 | Non-inverting outputs |
|  | 1, 5, 9, 13 | NC | No connect; grounded for best crosstalk performance |
|  | 4, 8, 12 | REF1, REF2, REF3 | Reference inputs, sets common-mode output voltage |
|  | 14 | $\overline{\mathrm{EN}}$ | $\overline{\text { ENABLE }}$ |

## Ordering Information

| PART NUMBER <br> (Notes 1, 2, 3) | PART <br> MARKING | TEMP. RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE <br> (RoHS Compliant) | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- | :--- |
| EL5174ISZ | 5174 ISZ | -40 to +85 | 8 Ld SOIC | M8.15E |
| EL5374IUZ <br> (No longer available, <br> recommended replacement: <br> EL5373IUZ) |  | -40 to +85 | 28 Ld QSOP | M28.15 |

NOTE:

1. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for EL5174, EL5374. For more information on MSL please see tech brief TB363.

| Absolute Maximum Ra | + $25^{\circ} \mathrm{C}$ ) |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}^{\mathbf{+}}$ + to $\mathrm{V}_{\mathbf{S}^{-}}$) | 12V |
| Supply Voltage Rate-of-rise (dV/dT) | 1V/us |
| Input Voltage ( $\mathrm{IN}^{+}$, $\mathrm{IN}^{-}$to $\mathrm{V}_{\mathrm{S}^{+}}, \mathrm{V}_{\mathrm{S}^{-}}$) . | $\mathrm{V}_{\mathrm{S}^{-}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{S}^{+}}+0.3 \mathrm{~V}$ |
| Differential Input Voltage ( $\mathrm{IN}+$ to $\operatorname{IN}$-) | $\pm 4.8 \mathrm{~V}$ |
| Maximum Output Current | . $\pm 60 \mathrm{~mA}$ |

## Thermal Information

| Thermal Resistance (Typical, Note 4) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 8 Ld SOIC Package. | 120.40 |
| 28 Ld QSOP Package. | 77.61 |
| Operating Junction Temperature | + $+135^{\circ} \mathrm{C}$ |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range. | $6^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation. | See Curves |
| Pb-Free Reflow Profile . . . . . . . . . . . http://www.intersil.com/pbfree/ | see link below |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTE:
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}, \mathrm{R}_{\mathrm{LD}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{F}}=0, \mathrm{R}_{\mathrm{G}}=\mathrm{OPEN}, \mathrm{C}_{\mathrm{LD}}=2.7 \mathrm{pF}$, unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN (Note 5) | TYP | MAX <br> (Note 5) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC PERFORMANCE |  |  |  |  |  |  |
| BW | -3dB Bandwidth | $A_{V}=1, C_{L D}=2.7 \mathrm{pF}$ |  | 550 |  | MHz |
|  |  | $A_{V}=2, R_{F}=500, C_{L D}=2.7 \mathrm{pF}$ |  | 130 |  | MHz |
|  |  | $A_{V}=10, R_{F}=500, C_{L D}=2.7 \mathrm{pF}$ |  | 20 |  | MHz |
| BW | $\pm 0.1 \mathrm{~dB}$ Bandwidth | $A_{V}=1, C_{L D}=2.7 \mathrm{pF}$ |  | 120 |  | MHz |
| SR | Slew Rate (EL5174) | $\mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P }}, 20 \%$ to $80 \%$ | 800 | 1100 |  | V/us |
|  | Slew Rate (EL5374) | $\mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P, }}$, $20 \%$ to $80 \%$ | 600 | 850 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| ${ }^{\text {STSL }}$ | Settling Time to 0.1\% | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 10 |  | ns |
| $\mathrm{t}_{\text {OVR }}$ | Output Overdrive Recovery Time |  |  | 20 |  | ns |
| GBWP | Gain Bandwidth Product |  |  | 200 |  | MHz |
| $\mathrm{V}_{\text {REF }} \mathrm{BW}$ (-3dB) | $\mathrm{V}_{\text {REF }}$-3dB Bandwidth | $A_{V}=1, C_{L D}=2.7 \mathrm{pF}$ |  | 110 |  | MHz |
| $\mathrm{V}_{\text {REF }} \mathrm{SR}+$ | $\mathrm{V}_{\text {REF }}$ Slew Rate - Rise | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 20 \%$ to $80 \%$ |  | 134 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| $\mathrm{V}_{\text {REF }}$ SR- | $\mathrm{V}_{\text {REF }}$ Slew Rate - Fall | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 20 \%$ to $80 \%$ |  | 70 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{N}}$ | Input Voltage Noise | at 10 kHz |  | 21 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Input Current Noise | at 10 kHz |  | 2.7 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| HD2 | Second Harmonic Distortion | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 5 \mathrm{MHz}$ |  | -95 |  | dBc |
|  |  | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 20 \mathrm{MHz}$ |  | -94 |  | dBc |
| HD3 | Third Harmonic Distortion | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P }}, 5 \mathrm{MHz}$ |  | -88 |  | dBc |
|  |  | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {P-P, }}$, 20MHz |  | -87 |  | dBc |
| dG | Differential Gain at 3.58MHz | $\mathrm{R}_{\mathrm{LD}}=300 \Omega, \mathrm{~A}_{\mathrm{V}}=2$ |  | 0.06 |  | \% |
| d $\theta$ | Differential Phase at $\mathbf{3 . 5 8 M H z}$ | $\mathrm{R}_{\mathrm{LD}}=300 \Omega, \mathrm{~A}_{\mathrm{V}}=2$ |  | 0.13 |  | 。 |
| $\mathrm{e}_{S}$ | Channel Separation - for EL5374 only | at $\mathrm{f}=1 \mathrm{MHz}$ |  | 90 |  | dB |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Referred Offset Voltage | (EL5174) |  | $\pm 1.4$ | $\pm 25$ | mV |
|  |  | (EL5374) |  | $\pm 2.2$ | $\pm 25$ | mV |
| IIN | Input Bias Current ( $\mathrm{V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{IN}}{ }^{-}$) |  | -30 | -14 | -7 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {REF }}$ | Input Bias Current (VEF) |  | 0.5 | 2.3 | 4 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {IN }}$ | Differential Input Resistance |  |  | 150 |  | $\mathrm{k} \Omega$ |

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{LD}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{F}}=0, \mathrm{R}_{\mathrm{G}}=0$ PEN, $\mathrm{C}_{\mathrm{LD}}=2.7 \mathrm{pF}$, unless otherwise specified. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | MIN <br> (Note 5) | TYP | MAX <br> (Note 5) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Differential Input Capacitance |  |  | 1 |  | pF |
| DMIR | Differential Mode Input Range |  | $\pm 2.1$ | $\pm 2.3$ | $\pm 2.5$ | V |
| CMIR+ | Common Mode Positive Input Range at $\mathrm{V}_{1 \mathrm{IN}^{+}}, \mathrm{V}_{\text {IN }}{ }^{-}$ |  |  | 3.4 |  | V |
| CMIR- | Common Mode Negative Input Range at $\mathrm{V}_{1 \mathrm{~N}^{+}}, \mathrm{V}_{1 \mathrm{~N}^{-}}$ |  |  | -4.3 |  | V |
| $\mathrm{V}_{\text {REFIN }}{ }^{+}$ | Positive Reference Input Voltage Range (EL5374) | $\mathrm{V}_{1 \mathrm{~N}^{+}}=\mathrm{V}_{\text {IN }} \mathrm{IN}^{-}=0 \mathrm{~V}$ | 3.4 | 3.7 |  | V |
| $\mathrm{V}_{\text {REFIN }}{ }^{-}$ | Negative Reference Input Voltage Range (EL5374) | $\mathrm{V}_{1 \mathrm{~N}^{+}}=\mathrm{V}_{\mathrm{IN}}{ }^{-}=0 \mathrm{~V}$ |  | -3.3 | -3 | V |
| $\mathrm{V}_{\text {REFOS }}$ | Output Offset Relative to $\mathrm{V}_{\text {REF }}$ (EL5374) |  |  | $\pm 50$ | $\pm 100$ | mV |
| CMRR | Input Common Mode Rejection Ratio (EL5374) | $\mathrm{V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}$ | 65 | 78 |  | dB |
| Gain | Gain Accuracy | $\mathrm{V}_{\text {IN }}=1 \mathrm{~V}$ (EL5174) | 0.980 | 0.995 | 1.010 | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{~V}(\mathrm{EL5374})$ | 0.978 | 0.993 | 1.008 | V |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ to GND (EL5174) |  | $\pm 3.4$ |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ to GND (EL5374) | $\pm 3.6$ | $\pm 3.8$ |  | V |
| $\mathrm{I}_{\text {OUT }}$ (Max) | Maximum Output Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{~V}_{1 \mathrm{~N}^{+}}= \pm 3.2 \mathrm{~V}$ | $\pm 50$ | $\pm 60$ | $\pm 100$ | mA |
| $\mathrm{R}_{\text {OUT }}$ | Output Impedance |  |  | 130 |  | $\mathrm{m} \Omega$ |
| SUPPLY |  |  |  |  |  |  |
| V SUPPLY | Supply Operating Range | $\mathrm{V}_{\mathrm{S}^{+}}$to $\mathrm{V}_{\mathrm{S}^{-}}$ | 4.75 |  | 11 | V |
| $\mathrm{I}_{\text {( }(\mathrm{ON})}$ | Power Supply Current - Per Channel |  | 10 | 12.5 | 14 | mA |
| ${ }^{\text {S }}$ (OFF) ${ }^{+}$ | Positive Power Supply Current - Disabled (EL5374) | $\overline{\mathrm{EN}}$ pin tied to 4.8V |  | 1.7 | 10 | $\mu \mathrm{A}$ |
| ${ }^{\text {S }}$ (OFF) ${ }^{\text {P }}$ | Negative Power Supply Current - Disabled (EL5374) |  | -200 | -120 |  | $\mu \mathrm{A}$ |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}$ from $\pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}$ | 60 | 75 |  | dB |
| ENABLE (EL5374 ONLY) |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{EN}}$ | Enable Time |  |  | 130 |  | ns |
| $t_{\text {DS }}$ | Disable Time |  |  | 1.2 |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\text { EN }}$ Pin Voltage for Power-Up |  |  |  | $\mathrm{V}_{\mathrm{S}}{ }^{+-1.5}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | $\overline{\text { EN }}$ Pin Voltage for Shut-Down |  | $\mathrm{V}_{\mathbf{S}}+\mathbf{- 0 . 5}$ |  |  | V |
| IIH -EN | $\overline{\text { EN Pin Input Current High }}$ | At $\mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V}$ |  | 123 | 150 | $\mu \mathrm{A}$ |
| IIL-EN | $\overline{\mathrm{EN}}$ Pin Input Current Low | At $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | -10 | -8 |  | $\mu \mathrm{A}$ |

NOTE:
5. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.


## Typical Performance Curves



FIGURE 3. FREQUENCY RESPONSE


FIGURE 5. FREQUENCY RESPONSE vs CLD $^{\text {LD }}$


FIGURE 7. FREQUENCY RESPONSE


FIGURE 4. FREQUENCY RESPONSE FOR VARIOUS GAIN


FIGURE 6. FREQUENCY RESPONSE vs R LD $^{\text {I }}$


FIGURE 8. FREQUENCY RESPONSE vs RLD

## Typical Performance Curves (continuad)



FIGURE 9. FREQUENCY RESPONSE - VREF


FIGURE 11. CMRR vs FREQUENCY


FIGURE 13. CHANNEL ISOLATION (EL5374 ONLY)


FIGURE 10. PSRR vs FREQUENCY


FIGURE 12. VOLTAGE AND CURRENT NOISE vs FREQUENCY


FIGURE 14. OUTPUT IMPEDANCE vs FREQUENCY

## Typical Performance Curves (continuod)



FIGURE 15. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE


FIGURE 17. HARMONIC DISTORTION vs RLD


FIGURE 19. HARMONIC DISTORTION vs FREQUENCY


FIGURE 16. HARMONIC DISTORTION vs DIFFERENTIAL OUTPUT VOLTAGE


FIGURE 18. HARMONIC DISTORTION vs $R_{\text {LD }}$


10ns/DIV
FIGURE 20. SMALL SIGNAL TRANSIENT RESPONSE

## Typical Performance Curves (continuad)



10ns/DIV

FIGURE 21. LARGE SIGNAL TRANSIENT RESPONSE


FIGURE 23. DISABLED RESPONSE


400ns/DIV

FIGURE 22. ENABLED RESPONSE


FIGURE 24. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 25. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

## Simplified Schematic



## Description of Operation and Application Information

## Product Description

The EL5174 and EL5374 are wide bandwidth, low power and single/differential ended to differential output amplifiers. The EL5174 is a single channel differential amplifier. Since the $\mathrm{I}^{-}{ }^{-}$ pin and REF pin are tied together internally, the EL5174 can be used as a single-ended to differential converter. The EL5374 is a triple channel differential amplifier. The EL5374 has a separate $I_{N^{-}}$pin and REF pin for each channel. It can be used as single/differential ended to differential converter. The EL5174 and EL5374 are internally compensated for closed loop gain of +1 of greater. Connected in a gain of 1 and driving a $1 \mathrm{k} \Omega$ differential load, the EL5174 and EL5374 have a -3dB bandwidth of 550 MHz . Driving a $200 \Omega$ differential load at gain of 2 , the bandwidth is about 130 MHz . The EL5374 is available with a power-down feature to reduce the power while the amplifier is disabled.

## Input, Output and Supply Voltage Range

The EL5174 and EL5374 have been designed to operate with a single supply voltage of 5 V to 10 V or split supplies with its total voltage from 5 V to 10 V . The amplifiers have an input common mode voltage range from -4.3 V to 3.4 V for $\pm 5 \mathrm{~V}$ supply. The differential mode input range (DMIR) between the two inputs is from -2.3 V to +2.3 V . The input voltage range at the REF pin is from -3.3 V to 3.7 V . If the input common mode or differential mode signal is outside the above-specified ranges, it will cause the output signal to become distorted.
The output of the EL5174 and EL5374 can swing from -3.8V to +3.8 V at $1 \mathrm{k} \Omega$ differential load at $\pm 5 \mathrm{~V}$ supply. As the load resistance becomes lower, the output swing is reduced.

## Differential and Common Mode Gain Settings

For EL5174, since the $I_{N^{-}}$pin and REF pin are bound together as the REF pin in an 8 Ld package, the signal at the REF pin is part of the common mode signal and also part of the
differential mode signal. For the true balance differential outputs, the REF pin must be tied to the same bias level as the $\mathrm{I}_{\mathrm{N}}{ }^{+}$pin. For a $\pm 5 \mathrm{~V}$ supply, just tie the REF pin to GND if the $\mathrm{I}_{\mathrm{N}}{ }^{+}$ pin is biased at 0 V with a $50 \Omega$ or $75 \Omega$ termination resistor. For a single supply application, if the $\mathrm{I}_{\mathrm{N}^{+}}$is biased to half of the rail, the REF pin should be biased to half of the rail also.

The gain setting for EL5174 is expressed in Equation 1:
$v_{\mathrm{ODM}}=\mathrm{V}_{\mathrm{IN}^{+}} \times\left(1+\frac{\mathrm{R}_{\mathrm{F} 1}+\mathrm{R}_{\mathrm{F} 2}}{\mathrm{R}_{\mathrm{G}}}\right)$
$\mathrm{v}_{\mathrm{ODM}}=\mathrm{V}_{\mathrm{IN}^{+}}=\left(1+\frac{2 \mathrm{R}_{\mathrm{F}}}{\mathrm{R}_{\mathrm{G}}}\right)$
$\mathrm{V}_{\mathrm{OCM}}=\mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}$
Where:

$$
\begin{aligned}
& V_{R E F}=0 V \\
& R_{F 1}=R_{F 2}=R_{F}
\end{aligned}
$$

The EL5374 has a separate $I_{N^{-}}$pin and REF pin. It can be used as a single/differential ended to differential converter. The voltage applied at REF pin can set the output common mode voltage and the gain is one.

The gain setting for EL5374 is expressed in Equation 2:
$\mathrm{V}_{\mathrm{ODM}}=\left(\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}\right) \times\left(1+\frac{\mathrm{R}_{\mathrm{F} 1}+\mathrm{R}_{\mathrm{F} 2}}{\mathrm{R}_{\mathrm{G}}}\right)$
$\mathrm{V}_{\mathrm{ODM}}=\left(\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}\right) \times\left(1+\frac{2 \mathrm{R}_{\mathrm{F}}}{\mathrm{R}_{\mathrm{G}}}\right)$
$V_{\text {OCM }}=V_{\text {REF }}$
Where:

$$
\mathrm{R}_{\mathrm{F} 1}=\mathrm{R}_{\mathrm{F} 2}=\mathrm{R}_{\mathrm{F}}
$$



FIGURE 26.

## Choice of Feedback Resistor and Gain Bandwidth Product

For applications that require a gain of +1 , no feedback resistor is required. Just short the OUT+ pin to FBP pin and OUT- pin to FBN pin. For gains greater than +1 , the feedback resistor forms a pole with the parasitic capacitance at the inverting input. As this pole becomes smaller, the amplifier's phase margin is reduced. This causes ringing in the time domain and peaking in the frequency domain. Therefore, $\mathrm{R}_{\mathrm{F}}$ has some maximum value that should not be exceeded for optimum performance. If a large value of $R_{F}$ must be used, a small capacitor in the few Pico farad range in parallel with $R_{F}$ can help to reduce the ringing and peaking at the expense of reducing the bandwidth.

The bandwidth of the EL5174 and EL5374 depends on the load and the feedback network. $R_{F}$ and $R_{G}$ appear in parallel with the load for gains other than +1. As this combination gets smaller, the bandwidth falls off. Consequently, $\mathrm{R}_{\mathrm{F}}$ also has a minimum value that should not be exceeded for optimum bandwidth performance. For gain of $+1, R_{F}=0$ is optimum. For the gains other than +1 , optimum response is obtained with $\mathrm{R}_{\mathrm{F}}$ between $500 \Omega$ to $1 \mathrm{k} \Omega$.

The EL5174 and EL5374 have a gain bandwidth product of 200 MHz for $\mathrm{R}_{\mathrm{LD}}=1 \mathrm{k} \Omega$. For gains $\geq 5$, its bandwidth can be predicted by Equation 3:
Gain $\times$ BW $=200 \mathrm{MHz}$

## Driving Capacitive Loads and Cables

The EL5174 and EL5374 can drive a 23pF differential capacitor in parallel with $1 \mathrm{k} \Omega$ differential load with less than 5 dB of peaking at gain of +1 . If less peaking is desired in applications, a small series resistor (usually between $5 \Omega$ to $50 \Omega$ ) can be placed in series with each output to eliminate most peaking. However, this will reduce the gain slightly. If the gain setting is greater than 1, the gain resistor $R_{G}$ can then be chosen to make up for any gain loss, which may be created by the additional series resistor at the output.

When used as a cable driver, double termination is always recommended for reflection-free performance. For those applications, a back-termination series resistor at the amplifier's output will isolate the amplifier from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination
resistor. Again, a small series resistor at the output can help to reduce peaking.

## Disable/Power-Down (for EL5374 only)

The EL5374 can be disabled and its outputs placed in a high impedance state. The turn-off time is about $1.2 \mu \mathrm{~s}$ and the turn-on time is about 130 ns . When disabled, the amplifier's supply current is reduced to $1.7 \mu \mathrm{~A}$ for $\mathrm{I}_{\mathrm{S}^{+}}$and $120 \mu \mathrm{~A}$ for $\mathrm{I}_{\mathrm{S}^{-}}$ typically, thereby effectively eliminating the power consumption. The amplifier's power-down can be controlled by standard CMOS signal levels at the EN pin. The applied logic signal is relative to the $\mathrm{V}_{\mathbf{S}^{+}}$pin. Letting the $\overline{\mathrm{EN}}$ pin float or applying a signal that is less than 1.5 V below $\mathrm{V}_{\mathrm{S}^{+}}$will enable the amplifier. The amplifier will be disabled when the signal at the $\overline{\mathrm{EN}}$ pin is above $\mathrm{V}_{\mathrm{S}^{+}}-0.5 \mathrm{~V}$.

## Output Drive Capability

The EL5174 and EL5374 have internal short circuit protection. Its typical short circuit current is $\pm 60 \mathrm{~mA}$. If the output is shorted indefinitely, the power dissipation could easily increase such that the part will be destroyed. Maximum reliability is maintained if the output current never exceeds $\pm 60 \mathrm{~mA}$. This limit is set by the design of the internal metal interconnections.

## Power Dissipation

With the high output drive capability of the EL5174 and EL5374, it is possible to exceed the $+135^{\circ} \mathrm{C}$ absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for the application to determine if the load conditions or package types need to be modified for the amplifier to remain in the safe operating area.

The maximum power dissipation allowed in a package is determined according to Equation 4:

$$
\begin{equation*}
\mathrm{PD}_{\mathrm{MAX}}=\frac{\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{AMAX}}}{\Theta_{J A}} \tag{EQ.4}
\end{equation*}
$$

Where:
$\mathrm{T}_{\text {JMAX }}=$ Maximum junction temperature
$\mathrm{T}_{\text {AMAX }}=$ Maximum ambient temperature
$\theta_{\mathrm{JA}}=$ Thermal resistance of the package
The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or as expressed in Equation 5:

$$
\begin{equation*}
\mathrm{PD}=\mathrm{i} \times\left(\mathrm{V}_{\mathrm{STOT}} \times \mathrm{I}_{\mathrm{SMAX}}+\left(\mathrm{V}_{\mathrm{STOT}}-\Delta \mathrm{V}_{\mathrm{O}}\right) \times \frac{\Delta \mathrm{V}_{\mathrm{O}}}{\mathrm{R}_{\mathrm{LD}}}\right) \tag{EQ.5}
\end{equation*}
$$

Where:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{STOT}}=\text { Total supply voltage }=\mathrm{V}_{\mathrm{S}^{+}}-\mathrm{V}_{\mathrm{S}^{-}} \\
& \text {I }_{\text {SMAX }}=\text { Maximum quiescent supply current per channel } \\
& \Delta \mathrm{V}_{\mathrm{O}}=\text { Maximum differential output voltage of the } \\
& \text { application }
\end{aligned}
$$

$R_{\mathrm{LD}}=$ Differential load resistance

ILOAD $=$ Load current
i = Number of channels

By setting the two $\mathrm{PD}_{\text {MAX }}$ equations equal to each other, we can solve the output current and $\mathrm{R}_{\mathrm{LD}}$ to avoid the device overheat.

## Power Supply Bypassing and Printed Circuit Board Layout

As with any high frequency device, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the $\mathrm{V}_{\mathrm{S}^{-}}$pin is connected to the ground plane, a single $4.7 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor from $\mathrm{V}_{\mathrm{S}^{+}}$to GND will suffice. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. In this case, the $\mathrm{V}_{\mathrm{S}^{-}}$pin becomes the negative supply rail.

For good AC performance, parasitic capacitance should be kept to a minimum. Use of wire-wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. Minimizing parasitic capacitance at the amplifier's inverting input pin is very important. The feedback resistor should be placed very close to the inverting input pin. Strip line design techniques are recommended for the signal traces.

## Typical Applications

As the signal is transmitted through a cable, the high frequency signal will be attenuated. One way to compensate this loss is to boost the high frequency gain at the receiver side.


FIGURE 27. TWISTED PAIR CABLE RECEIVER


DC Gain $=1+\frac{2 R_{F}}{R_{G}}$
(HF) Gain $=1+\frac{2 R_{F}}{R_{G} \| R_{G C}}$


$$
\begin{aligned}
& \mathrm{f}_{\mathrm{L}} \cong \frac{1}{2 \pi \mathrm{R}_{\mathrm{G}} \mathrm{C}_{\mathrm{C}}} \\
& \mathrm{f}_{\mathrm{H}} \cong \frac{1}{2 \pi \mathrm{R}_{\mathrm{GC}} \mathrm{C}_{\mathrm{C}}}
\end{aligned}
$$

FIGURE 28. TRANSMIT EQUALIZER

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :--- | :--- |
| August 12,2015 | FN7313.9 | Updated Ordering Information table on page 2. <br> Added Revision History and About Intersil sections. |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support

## Package Outline Drawing

## M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 0, 08/09


NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The pin \#1 identifier may be either a mold or mark feature.
6. Reference to JEDEC MS-012.

## Shrink Small Outline Plastic Packages (SSOP) Quarter Size Outline Plastic Packages (QSOP)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm (0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "B" does not include dambar protrusion. Allowable dambar protrusion shall be 0.10 mm ( 0.004 inch) total in excess of " $B$ " dimension at maximum material condition.
10. Controlling dimension: INCHES. Converted millimeter dimensions are not necessarily exact.

## M28.15

28 LEAD SHRINK SMALL OUTLINE PLASTIC PACKAGE (0.150" WIDE BODY)

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.053 | 0.069 | 1.35 | 1.75 | - |
| A1 | 0.004 | 0.010 | 0.10 | 0.25 | - |
| A2 | - | 0.061 | - | $\mathbf{1 . 5 4}$ | - |
| B | 0.008 | 0.012 | 0.20 | 0.30 | $\mathbf{9}$ |
| C | 0.007 | 0.010 | 0.18 | 0.25 | - |
| D | 0.386 | 0.394 | 9.81 | 10.00 | $\mathbf{3}$ |
| E | 0.150 | 0.157 | 3.81 | 3.98 | $\mathbf{4}$ |
| e | 0.025 | BSC | 0.635 | BSC | - |
| H | 0.228 | 0.244 | 5.80 | 6.19 | - |
| h | 0.0099 | 0.0196 | 0.26 | 0.49 | 5 |
| L | 0.016 | 0.050 | 0.41 | 1.27 | $\mathbf{6}$ |
| N | $\mathbf{2 8}$ |  | $\mathbf{2 8}$ |  | $\mathbf{7}$ |
| $\alpha$ | $0^{\circ}$ | $\mathbf{8}^{\circ}$ | $0^{\circ}$ | $\mathbf{8}^{\circ}$ | - |

© Copyright Intersil Americas LLC 2003-2015. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

