

## 8-line IPAD™ low capacitance EMI filter and ESD protection in QFN package



QFN 16L 3.3 mm x 1.5 mm (bottom view)



Product status

EMIF08-1005M16

#### **Features**

- EMI symmetrical (I/O) low-pass filter
- High efficiency in EMI filtering:
  - Greater than -34 dB attenuation at frequencies from 900 MHz to 1.8 GHz
- Cut-off frequency: 100 MHz
- Very low PCB space consuming: 3.3 mm x 1.5 mm
- Very thin package: 0.6 mm max.
- · High reliability offered by monolithic integration
- RoHS package
- · Complies with following standards:
  - IEC 61000-4-2 level 4 input and output pins
     15 kV (air discharge)
     8 kV (contact discharge)
  - MIL STD 883G Method 3015-7 Class 3B (all pins)
- UL94 V0

#### **Applications**

Where EMI filtering in ESD sensitive equipment is required:

- LCD and camera for mobile phones
- Computers and printers
- Communication systems
- MCU boards

#### **Description**

The EMIF08-1005M16 is an 8-line, highly integrated device designed to suppress EMI/RFI noise in all systems exposed to electromagnetic interference.

This filter includes an ESD protection circuitry, which prevents damage to the application when subjected to ESD surges up to 15 kV on the input or output pins.



## 1 Characteristics

Figure 1. Pin configuration



Table 1. Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

| Symbol                           | Parameter                                  | Value       | Unit |  |
|----------------------------------|--------------------------------------------|-------------|------|--|
| ESD IEC 61000-4-2, air discharge |                                            | 15          | kV   |  |
| V <sub>PP</sub>                  | ESD IEC 61000-4-2 contact discharge        | 15          | KV   |  |
| T <sub>j</sub>                   | Maximum junction temperature range         | -40 to +125 | °C   |  |
| T <sub>stg</sub>                 | T <sub>stg</sub> Storage temperature range |             | °C   |  |

DS4994 - Rev 3 page 2/13



Figure 2. Electrical characteristics (definitions)



Table 2. Electrical characteristics ( $T_{amb} = 25 \text{ °C}$ )

| Symbol            | Test conditions                                                 | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------------------------------------|------|------|------|------|
| V <sub>BR</sub>   | I <sub>R</sub> = 1 mA                                           | 6    | 8    | 10   | V    |
| V <sub>F</sub>    | I <sub>F</sub> = 10 mA                                          | 0.5  | 1.0  | 1.5  | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 3 V per line                                  |      |      | 200  | nA   |
| R <sub>I/O</sub>  | R <sub>I/O</sub> Tolerance ± 10%                                |      | 100  | 110  | Ω    |
| C <sub>line</sub> | V <sub>LINE</sub> = 0 V dc, V <sub>OSC</sub> = 30 mV, F = 1 MHz | 38   | 45   | 52   | pF   |

DS4994 - Rev 3 page 3/13



## 1.1 Characteristics (curves)





Figure 5. ESD response to IEC 61000-4-2 (+15 kV air discharge) on one input  $(V_{in})$  and on one output  $(V_{out})$ 



Figure 6. ESD response to IEC 61000-4-2 (- 15 kV air discharge) on one input ( $V_{in}$ ) and on one output ( $V_{out}$ )



DS4994 - Rev 3 page 4/13



Figure 7. Line capacitance versus reverse voltage applied



DS4994 - Rev 3 page 5/13



# 2 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

## 2.1 QFN 3.3x1.5-16L package information

Figure 8. QFN 3.3x1.5-16L package outline



Table 3. QFN 3.3x1.5-16L package mechanical data

|      | Dimensions  |      |      |        |       |       |  |
|------|-------------|------|------|--------|-------|-------|--|
| Ref. | Millimeters |      |      | Inches |       |       |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |  |
| А    | 0.50        | 0.55 | 0.60 | 0.020  | 0.022 | 0.024 |  |
| A1   | 0.00        | 0.02 | 0.05 | 0.000  | 0.001 | 0.002 |  |
| b    | 0.15        | 0.20 | 0.25 | 0.006  | 0.008 | 0.010 |  |
| D    | 3.20        | 3.30 | 3.40 | 0.126  | 0.130 | 0.134 |  |
| D2   | 2.45        | 2.60 | 2.70 | 0.096  | 0.102 | 0.106 |  |
| E    | 1.40        | 1.50 | 1.60 | 0.055  | 0.059 | 0.063 |  |
| E2   | 0.20        | 0.35 | 0.45 | 0.008  | 0.014 | 0.018 |  |
| е    |             | 0.40 |      |        | 0.016 |       |  |
| K    | 0.20        |      |      | 0.008  |       |       |  |
| L    | 0.20        | 0.30 | 0.40 | 0.008  | 0.012 | 0.016 |  |

DS4994 - Rev 3 page 6/13





Figure 11. Tape and reel outline



Product marking may be rotated by 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

DS4994 - Rev 3 page 7/13



# 3 Recommendation on PCB assembly

## 3.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a. Stencil opening dimensions: L (Length), W (Width), T (Thickness).
- 2. General design rule
  - a. Stencil thickness (T) = 75 ~ 125 μm
  - b. Aspect ratio =  $\frac{W}{T} \ge 1.5$

c. Aspect area = 
$$\frac{L \times W}{2T(L+W)} \ge 0.66$$

- 3. Reference design
  - a. Stencil opening thickness: 100 µm
  - b. Stencil opening for leads: Opening to footprint ratio is 90%.

Figure 12. Recommended stencil window position



DS4994 - Rev 3 page 8/13





Figure 13. Recommended stencil opening dimensions

### 3.2 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Solder paste with fine particles: powder particle size is 20-45  $\mu m$ .

#### 3.3 Placement

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- 3. Standard tolerance of ±0.05 mm is recommended.
- 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

#### 3.4 PCB design preference

- 1. To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

DS4994 - Rev 3 page 9/13



## 3.5 Reflow profile

Figure 14. ST ECOPACK® recommended soldering reflow profile for PCB mounting



Note: Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.

DS4994 - Rev 3 page 10/13



# 4 Ordering information

**Table 4. Ordering information** 

| Part number    | Marking           | Package | Weight | Base qty. | Delivery mode      |
|----------------|-------------------|---------|--------|-----------|--------------------|
| EMIF08-1005M16 | H8 <sup>(1)</sup> | QFN     | 7.9 mg | 3000      | Tape and reel (7") |

<sup>1.</sup> The marking can be rotated by 90° to differentiate assembly location

DS4994 - Rev 3 page 11/13



# **Revision history**

Table 5. Document revision history

| Date        | Version | Changes                                                                                                        |
|-------------|---------|----------------------------------------------------------------------------------------------------------------|
| 24-Oct-2006 | 1       | Initial release.                                                                                               |
| 04-Feb-2008 | 2       | Reformatted to current standards. Updated ECOPACK statement.  Added Section 4: Recommendation on PCB assembly. |
| 08-Feb-2018 | 3       | Updated Table 1. Absolute maximum ratings (T <sub>amb</sub> = 25 °C).                                          |

DS4994 - Rev 3 page 12/13



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS4994 - Rev 3 page 13/13