

**APRIL 2020** 

### FEATURES

- High-speed access times: 8, 10, 20 ns
- High-performance, low-power CMOS process
- Multiple center power and ground pins for greater noise immunity
- Easy memory expansion with CE and OE options
- CE power-down
- Fully static operation: no clock or refresh required
- TTL compatible inputs and outputs
- · Packages available:
  - 48-ball miniBGA (6mm x 8mm)
  - 44-pin TSOP (Type II)
- · Industrial and Automotive Temperature Support
- · Lead-free available

### DESCRIPTION

The *ISSI* IS61/64WV10248EDBLL are very high-speed, low power, 1M-word by 8-bit CMOS static RAM. The IS61/64WV10248EDBLL are fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields higher performance and low power consumption devices.

When  $\overline{CE}$  is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

The IS61/64WV10248EDBLL operate from a single power supply and all inputs are TTL-compatible.

The IS61/64WV10248EDBLL are available in 48 ball mini BGA (6mm x 8mm) and 44-pin TSOP (Type II) packages.



Copyright © 2020 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and

c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances

# IS61WV10248EDBLL IS64WV10248EDBLL



## **PIN CONFIGURATION**

### 48-pin Mini BGA (B) (6mm x 8mm)

|                            | 1              | 2                                    | 3 | 4 | 5                                                   | 6                                                                            | _ |
|----------------------------|----------------|--------------------------------------|---|---|-----------------------------------------------------|------------------------------------------------------------------------------|---|
| A<br>C<br>D<br>F<br>G<br>H | EEEZE<br>EEEZE | ک<br>ک<br>ک<br>ک<br>ک<br>ک<br>ک<br>ک |   |   | ( <u>*</u> ) (*) (*) (*) (*) (*) (*) (*) (*) (*) (* | (\$)<br>(\$)<br>(\$)<br>(\$)<br>(\$)<br>(\$)<br>(\$)<br>(\$)<br>(\$)<br>(\$) |   |

### 44-pin TSOP (Type II)

|           | 43 🔲 NC   |
|-----------|-----------|
| A0 🔲 3    | 42 🔲 NC   |
| A1 🛄 4    | 41 🔲 A18  |
| A2 🛄 5    | 40 🔲 A17  |
| A3 🗖 6    | 39 🔲 A16  |
| A4 🗖 7    | 38 🔲 A15  |
|           | 37 🗖 🔁    |
| I/O0 🗖 9  | 36 🔲 1/07 |
| I/O1 🔲 10 | 35 🔲 1/06 |
| VDD 🔲 11  | 34 🗖 GND  |
| GND 🗖 12  | 33 🗖 VDD  |
| I/O2 🗖 13 | 32 🗖 1/05 |
| I/O3 🔲 14 | 31 🗖 1/04 |
| WE 🗖 15   | 30 🗖 A14  |
| A5 🗖 16   | 29 🗖 A13  |
| A6 🗖 17   | 28 🗖 A12  |
| A7 🗖 18   | 27 🗖 A11  |
| A8 🗖 19   | 26 🗖 A10  |
| A9 🗖 20   | 25 A19    |
|           | 24 🗖 NC   |
| NC 22     | 23 🗖 NC   |
|           |           |
|           |           |
|           |           |

### **PIN DESCRIPTIONS**

| A0-A19   | Address Inputs        |
|----------|-----------------------|
| CE       | Chip Enable Input     |
| ŌĒ       | Output Enable Input   |
| WE       | Write Enable Input    |
| I/O0-I/O | 7 Data Input / Output |
| Vdd      | Power                 |
| GND      | Ground                |
| NC       | No Connection         |



### TRUTH TABLE

| Mode                         | WE   | CE | ŌĒ | I/O Operation | VDD Current |
|------------------------------|------|----|----|---------------|-------------|
| Not Selected<br>(Power-down) | Х    | Н  | Х  | High-Z        | ISB1, ISB2  |
| Output Disable               | ed H | L  | Н  | High-Z        | lcc         |
| Read                         | Н    | L  | L  | Dout          | lcc         |
| Write                        | L    | L  | Х  | Din           | lcc         |

### **ABSOLUTE MAXIMUM RATINGS(1)**

| Symbol | Parameter                            | Value             | Unit |
|--------|--------------------------------------|-------------------|------|
| VTERM  | Terminal Voltage with Respect to GND | -0.5 to VDD + 0.5 | V    |
| Vdd    | VDD Relates to GND                   | -0.3 to 4.0       | V    |
| Tstg   | Storage Temperature                  | –65 to +150       | °C   |
| Р⊤     | Power Dissipation                    | 1.0               | W    |

Notes:

1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### CAPACITANCE<sup>(1,2)</sup>

| Symbol           | Parameter                | Conditions     | Max. | Unit |  |
|------------------|--------------------------|----------------|------|------|--|
| CIN              | Input Capacitance        | $V_{IN} = 0V$  | 6    | pF   |  |
| C <sub>I/O</sub> | Input/Output Capacitance | $V_{OUT} = 0V$ | 8    | pF   |  |

Notes:

1. Tested initially and after any design or process changes that may affect these parameters.

2. Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz,  $V_{DD} = 3.3V$ .



## OPERATING RANGE (VDD)1

| Range           | Ambient Temperature | IS61WV10248EDBLL<br>Vdd (8, 10ns) | IS64WV10248EDBLL<br>Vdd (10ns) |
|-----------------|---------------------|-----------------------------------|--------------------------------|
| Industrial      | –40°C to +85°C      | 2.4V-3.6V                         | —                              |
| Automotive (A1) | –40°C to +85°C      | —                                 | 2.4V-3.6V                      |
| Automotive (A3) | -40°C to +125°C     | —                                 | 2.4V-3.6V                      |

Note:

1. Contact SRAM@issi.com for 1.8V option

# ERROR DETECTION AND ERROR CORRECTION

- Independent ECC with hamming code for each byte
- Detect and correct one bit error per byte
- Better reliability than parity code schemes which can only detect an error but not correct an error
- Backward Compatible: Drop in replacement to current in industry standard devices (without ECC)



### DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

### $V_{DD} = 2.4V - 3.6V$

| Symbol      | Parameter                        | Test Conditions                             | Min. | Max.      | Unit |
|-------------|----------------------------------|---------------------------------------------|------|-----------|------|
| Vон         | Output HIGH Voltage              | $V_{DD} = Min., I_{OH} = -1.0 mA$           | 1.8  | _         | V    |
| Vol         | Output LOW Voltage               | $V_{DD} = Min., I_{OL} = 1.0 mA$            |      | 0.4       | V    |
| Vін         | Input HIGH Voltage               |                                             | 2.0  | Vdd + 0.3 | V    |
| VIL         | Input LOW Voltage <sup>(1)</sup> |                                             | -0.3 | 0.8       | V    |
| <b>I</b> LI | Input Leakage                    | $GND \leq V_{IN} \leq V_{DD}$               | -1   | 1         | μA   |
| Ilo         | Output Leakage                   | $GND \leq VOUT \leq VDD$ , Outputs Disabled | -1   | 1         | μA   |

Note:

1. VIL (min.) = -0.3V DC; VIL (min.) = -2.0V AC (pulse width  $\leq 2$  ns). Not 100% tested. VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width  $\leq 2$  ns). Not 100% tested.

### **AC TEST CONDITIONS (HIGH SPEED)**

| Parameter                                          | Unit<br>(2.4V-3.6V) |  |
|----------------------------------------------------|---------------------|--|
| Input Pulse Level                                  | 0.4V to VDD-0.3V    |  |
| Input Rise and Fall Times                          | 1.5ns               |  |
| Input and Output Timing and Reference Level (VRef) | Vdd/2               |  |
| Output Load                                        | See Figures 1 and 2 |  |

### AC TEST LOADS



Figure 1.



Figure 2.



## POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

|        |                       |                                      |                     | -    | 8    | -1   | 0    | -2   | 0    |      |  |
|--------|-----------------------|--------------------------------------|---------------------|------|------|------|------|------|------|------|--|
| Symbol | Parameter             | Test Conditions                      |                     | Min. | Max. | Min. | Max. | Min. | Max. | Unit |  |
| lcc    | VDD Dynamic Operating | VDD = Max.,                          | Com.                | _    | 50   | _    | 45   | _    | 35   | mA   |  |
|        | Supply Current        | IOUT = $0 \text{ mA}$ , f = fmax     | Ind.                | _    | 60   | _    | 55   | _    | 45   |      |  |
|        |                       |                                      | Auto.               | _    | _    | _    | 65   | _    | 60   |      |  |
|        |                       |                                      | typ. <sup>(2)</sup> |      |      | 15   | 5    |      |      |      |  |
| lcc1   | Operating             | VDD = Max.,                          | Com.                | _    | 20   | _    | 20   | _    | 20   | mA   |  |
|        | Supply Current        | loυτ = 0 mA, f = 0                   | Ind.                | _    | 25   | _    | 25   | _    | 25   |      |  |
|        |                       |                                      | Auto.               | —    | _    | _    | 50   | _    | 50   |      |  |
| ISB1   | TTL Standby Current   | VDD = Max.,                          | Com.                | _    | 20   | _    | 20   | _    | 20   | mA   |  |
|        | (TTL Inputs)          | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | Ind.                | _    | 25   | _    | 25   | _    | 25   |      |  |
|        |                       | $\overline{CE} \ge V_{IH}, f = 0$    | Auto.               | —    | _    | _    | 45   | _    | 45   |      |  |
| ISB2   | CMOS Standby          | VDD = Max.,                          | Com.                | _    | 10   | _    | 10   | _    | 10   | mA   |  |
|        | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ ,  | Ind.                | _    | 15   | _    | 15   | _    | 15   |      |  |
|        | ,                     | $V_{IN} \ge V_{DD} - 0.2V$ , or      | Auto.               | _    | _    | _    | 35   | _    | 35   |      |  |
|        |                       | $V_{IN} \leq 0.2V$ , f = 0           | typ. <sup>(2)</sup> |      |      | 2    |      |      |      |      |  |

Note:

1. At  $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.

2. Typical values are measured at  $V_{DD}$  = 3.0V, TA = 25°C and not 100% tested.



## **READ CYCLE SWITCHING CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|                      |                     | -    | 8    | -10       |      |  |
|----------------------|---------------------|------|------|-----------|------|--|
| Symbol               | Parameter           | Min. | Max. | Min. Max. | Unit |  |
| <b>t</b> RC          | Read Cycle Time     | 8    | —    | 10 —      | ns   |  |
| taa                  | Address Access Time | —    | 8    | — 10      | ns   |  |
| tона                 | Output Hold Time    | 2.5  | —    | 2.5 —     | ns   |  |
| <b>t</b> ACE         | CE Access Time      | —    | 8    | — 10      | ns   |  |
| <b>t</b> doe         | OE Access Time      | —    | 5.5  | — 6.5     | ns   |  |
| thzoe <sup>(2)</sup> | OE to High-Z Output | —    | 3    | — 4       | ns   |  |
| tlzoe <sup>(2)</sup> | OE to Low-Z Output  | 0    | _    | 0 —       | ns   |  |
| tHZCE <sup>(2</sup>  | CE to High-Z Output | 0    | 3    | 0 4       | ns   |  |
| tLZCE <sup>(2)</sup> | CE to Low-Z Output  | 3    | _    | 3 —       | ns   |  |
| <b>t</b> PU          | Power Up Time       | 0    | —    | 0 —       | ns   |  |
| <b>t</b> PD          | Power Down Time     | _    | 8    | — 10      | ns   |  |

#### Notes:

1. Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.



### **READ CYCLE SWITCHING CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|                      |                     | -20 ns |      |      |  |
|----------------------|---------------------|--------|------|------|--|
| Symbol               | Parameter           | Min.   | Max. | Unit |  |
| trc                  | Read Cycle Time     | 20     | —    | ns   |  |
| taa                  | Address Access Time | —      | 20   | ns   |  |
| tона                 | Output Hold Time    | 2.5    |      | ns   |  |
| <b>t</b> ace         | CE Access Time      | _      | 20   | ns   |  |
| <b>t</b> doe         | OE Access Time      | _      | 8    | ns   |  |
| thzoe <sup>(2)</sup> | OE to High-Z Output | 0      | 8    | ns   |  |
| tlzoe <sup>(2)</sup> | OE to Low-Z Output  | 0      |      | ns   |  |
| tHZCE <sup>(2</sup>  | CE to High-Z Output | 0      | 8    | ns   |  |
| tlzce <sup>(2)</sup> | CE to Low-Z Output  | 3      |      | ns   |  |
| <b>t</b> PU          | Power Up Time       | 0      | _    | ns   |  |
| <b>t</b> PD          | Power Down Time     | _      | 20   | ns   |  |

#### Notes:

Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).
Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. Not 100% tested.



**READ CYCLE NO.**  $1^{(1,2)}$  (Address Controlled) ( $\overline{CE} = \overline{OE} = V_{IL}$ )



## READ CYCLE NO. 2<sup>(1,3)</sup> (CE and OE Controlled)



#### Notes:

- 1. WE is HIGH for a Read Cycle.
- 2. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ . 3. Address is valid prior to or coincident with  $\overline{CE}$  LOW transitions.



### WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,3)</sup> (Over Operating Range)

|                      |                                                                     | -8   | 3    | -10  | )    |      |
|----------------------|---------------------------------------------------------------------|------|------|------|------|------|
| Symbol               | Parameter                                                           | Min. | Max. | Min. | Max. | Unit |
| twc                  | Write Cycle Time                                                    | 8    | —    | 10   | —    | ns   |
| tsce                 | CE to Write End                                                     | 6.5  | _    | 8    | _    | ns   |
| taw                  | Address Setup Time<br>to Write End                                  | 6.5  | —    | 8    | —    | ns   |
| tна                  | Address Hold from Write End                                         | 0    | _    | 0    | _    | ns   |
| tsa                  | Address Setup Time                                                  | 0    | _    | 0    | _    | ns   |
| tpwe1                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = HIGH) | 6.5  | _    | 8    | _    | ns   |
| tPWE2                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = LOW)  | 8.0  |      | 10   |      | ns   |
| tsp                  | Data Setup to Write End                                             | 5    | _    | 6    | _    | ns   |
| thd                  | Data Hold from Write End                                            | 0    | _    | 0    | _    | ns   |
| tHZWE <sup>(2)</sup> | WE LOW to High-Z Output                                             |      | 3.5  |      | 5    | ns   |
| tLZWE <sup>(2)</sup> | WE HIGH to Low-Z Output                                             | 2    |      | 2    | _    | ns   |

#### Notes:

1. Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. Shaded area product in development

| WRITE CYCLE SWITCHING CHARACTERISTICS <sup>(1,2)</sup> | (Over Operating Range) |
|--------------------------------------------------------|------------------------|
|                                                        |                        |

|                      |                                                                     | -20 ns |      |      |
|----------------------|---------------------------------------------------------------------|--------|------|------|
| Symbol               | Parameter                                                           | Min.   | Max. | Unit |
| twc                  | Write Cycle Time                                                    | 20     |      | ns   |
| <b>t</b> SCE         | CE to Write End                                                     | 12     | _    | ns   |
| taw                  | Address Setup Time<br>to Write End                                  | 12     | —    | ns   |
| tна                  | Address Hold from Write End                                         | 0      | _    | ns   |
| tsa                  | Address Setup Time                                                  | 0      | _    | ns   |
| tpwe1                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = HIGH) | 12     | _    | ns   |
| tpwe2                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = LOW)  | 17     | _    | ns   |
| tsp                  | Data Setup to Write End                                             | 9      | _    | ns   |
| <b>t</b> hd          | Data Hold from Write End                                            | 0      | _    | ns   |
| thzwe <sup>(2)</sup> | WE LOW to High-Z Output                                             | _      | 9    | ns   |
| tlzwe <sup>(2)</sup> | WE HIGH to Low-Z Output                                             | 3      | _    | ns   |

#### Notes:

1. Test conditions and output loading conditions are specified in the AC Test Conditions and AC Test Loads (Figure 1).

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.



WRITE CYCLE NO.  $1^{(1,2)}$  ( $\overline{CE}$  Controlled,  $\overline{OE}$  = HIGH or LOW)





WRITE CYCLE NO. 2<sup>(1,2)</sup> (WE Controlled: OE is HIGH During Write Cycle)



#### Notes:

- 1. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write.
- 2. I/O will assume the High-Z state if  $\overline{OE} > V_{IH}$ .



WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle)





### DATA RETENTION SWITCHING CHARACTERISTICS (2.4V-3.6V)

| Symbol       | Parameter                 | Test Condition                                                   | Options       | Min. | <b>Typ.</b> <sup>(1)</sup> | Max.     | Unit |
|--------------|---------------------------|------------------------------------------------------------------|---------------|------|----------------------------|----------|------|
| Vdr          | VDD for Data Retention    | See Data Retention Waveform                                      |               | 2.0  | —                          | 3.6      | V    |
| <b>I</b> DR  | Data Retention Current    | $V_{\text{DD}} = 2.0V,  \overline{CE} \geq V_{\text{DD}} - 0.2V$ | Com.          | _    | 2                          | 10       | mA   |
|              |                           |                                                                  | Ind.<br>Auto. | —    | —                          | 15<br>35 |      |
| tsdr         | Data Retention Setup Time | See Data Retention Waveform                                      |               | 0    | _                          | —        | ns   |
| <b>t</b> rdr | Recovery Time             | See Data Retention Waveform                                      |               | trc  | _                          | _        | ns   |

Note 1: Typical values are measured at VDD = VDR(min), TA = 25°C and not 100% tested.

### DATA RETENTION WAVEFORM (CE Controlled)





## **ORDERING INFORMATION**

### Industrial Range: -40°C to +85°C

## Voltage Range: 2.4V to 3.6V

| Speed (ns) | Order Part No.         | Package                            |
|------------|------------------------|------------------------------------|
| 8          | IS61WV10248EDBLL-8BLI  | 48 mini BGA (6mm x 8mm), Lead-free |
|            | IS61WV10248EDBLL-8TLI  | TSOP (Type II), Lead-free          |
| 10         | IS61WV10248EDBLL-10BI  | 48 mini BGA (6mm x 8mm)            |
|            | IS61WV10248EDBLL-10BLI | 48 mini BGA (6mm x 8mm), Lead-free |
|            | IS61WV10248EDBLL-10TI  | TSOP (Type II)                     |
|            | IS61WV10248EDBLL-10TLI | TSOP (Type II), Lead-free          |

### Automotive Range: -40°C to +125°C

# Voltage Range: 2.4V to 3.6V

| Speed (ns) | Order Part No.          | Package                                       |
|------------|-------------------------|-----------------------------------------------|
| 10         | IS64WV10248EDBLL-10BA3  | 48 mini BGA (6mm x 8mm)                       |
|            | IS64WV10248EDBLL-10BLA3 | 48 mini BGA (6mm x 8mm), Lead-free            |
|            | IS64WV10248EDBLL-10CTA3 | TSOP (Type II), Copper Leadframe              |
|            | IS64WV10248EDBLL-10CTLA | 3 TSOP (Type II), Lead-free, Copper Leadframe |

IS61WV10248EDBLL IS64WV10248EDBLL









