

# HV9985

# **3-Channel Closed-Loop Switch-Mode LED Driver IC**

#### Features

- Switch Mode Controller for Single-Switch Converters
- Gate Drivers Optimized for Driving Logic Level FETs
  - 0.25A Sourcing
  - 0.5A Sinking
- Typical ±2% Absolute and String-to-String Current Accuracy (with ±1% Sense Resistors)
- High Pulse-Width Modulation (PWM) Dimming Ratio up to 5000:1
- 10V to 40V Input Range
- Constant Frequency Operation up to 1 MHz
- On-Chip Clock or External Clock Option
- Programmable Slope Compensation
- Linear and PWM Dimming
- Output LED Short-Circuit Protection
- · Output Overvoltage Protection
- Hiccup Mode Protection

#### Applications

- RGB Backlight Applications
- · Boost, Buck, and SEPIC Topologies
- Multiple String White LED Driver Applications

#### **General Description**

The HV9985 is a 3-channel Peak Current mode PWM controller for driving single-switch converters in a constant output Current mode. It can be used for driving either RGB LEDs or multiple channels of white LEDs.

The HV9985 features a 40V linear regulator, which provides a 5V supply to power the IC. The switching frequencies of the three converters in the IC are controlled either with an external clock signal (the channels operate at a switching frequency of 1/12th of the external clock frequency) or using the internal oscillator. The three channels are positioned 120° out-of-phase to reduce the input current ripple. Each converter is driven by a Peak Current mode controller with output current feedback.

The three output currents can be individually dimmed using either linear or PWM dimming. The IC also includes three disconnect FET drivers, which enable high PWM dimming ratios and disconnect the LED load in case of an output LED Short-circuit condition. The HV9985 includes Hiccup mode protection for both open LED and Short-circuit condition to prevent the IC from shutting down in cases of intermittent Fault conditions.



# **Typical Application**



# HV9985

#### **Functional Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| V <sub>IN</sub> to GND                                | –0.3V to +45V                    |
|-------------------------------------------------------|----------------------------------|
| $V_{DD}$ to GND, $V_{DD1-3}$ to GND.                  | –0.3V to +6V                     |
| All other pins to GND                                 | –0.3V to (V <sub>DD</sub> +0.3V) |
| Junction Temperature, T <sub>1</sub>                  | –40°C to +150°C                  |
| Storage Ambient Temperature, T <sub>S</sub>           | –65°C to +150°C                  |
| Continuous Power Dissipation (T <sub>A</sub> = +25°C) |                                  |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

| Electrical Specifications: Unles $V_{IN} = 24V$ , $V_{DD1} = V_{DD2} = V_{DD3} =$ | s otherwise no<br>- V <sub>DD</sub> unless o | oted, sp<br>otherwis | ecificati<br>e indica | ons are<br>ited. | at T <sub>A</sub> = | 25°C.                                                                                                              |
|-----------------------------------------------------------------------------------|----------------------------------------------|----------------------|-----------------------|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| Parameter                                                                         | Sym.                                         | Min.                 | Тур.                  | Max.             | Unit                | Conditions                                                                                                         |
| INPUT                                                                             |                                              | •                    |                       | •                | •                   | ·                                                                                                                  |
| Input DC Supply Voltage                                                           | V <sub>INDC</sub>                            | 10                   |                       | 40               | V                   | DC input voltage (Note 1)                                                                                          |
| Shutdown Mode Supply Current                                                      | I <sub>INSD</sub>                            | —                    |                       | 200              | μA                  | V <sub>EN</sub> ≤ 0.8V ( <b>Note 1</b> )                                                                           |
| Supply Current                                                                    | I <sub>IN</sub>                              | —                    |                       | 1.5              | mA                  | V <sub>EN</sub> ≥ 2V, PWMD1 = PWMD2 =<br>PWMD3 = GND                                                               |
| INTERNAL REGULATOR                                                                |                                              |                      |                       |                  | 1                   | 1                                                                                                                  |
| Internally Regulated Voltage                                                      | V <sub>DD</sub>                              | 4.75                 | 5                     | 5.25             | V                   | V <sub>IN</sub> = 10V to 40V, EN = HIGH,<br>PWMD1-3 = V <sub>DD</sub> ;<br>GATE1-3 = 2 nF; CLK = 6 MHz<br>(Note 1) |
| V <sub>DD</sub> Undervoltage Lockout<br>Threshold                                 | UVLO <sub>RISE</sub>                         | 4.25                 | _                     | 4.75             | V                   | V <sub>DD</sub> rising                                                                                             |
| V <sub>DD</sub> Undervoltage Lockout<br>Hysteresis                                | UVLO <sub>HYST</sub>                         |                      | 250                   | —                | mV                  | V <sub>DD</sub> falling                                                                                            |
| ENABLE INPUT                                                                      |                                              |                      |                       | •                |                     | •                                                                                                                  |
| EN Input Low Voltage                                                              | V <sub>EN(LO)</sub>                          | —                    | —                     | 0.8              | V                   | Note 1                                                                                                             |
| EN Input High Voltage                                                             | V <sub>EN(HI)</sub>                          | 2                    | _                     | —                | V                   | Note 1                                                                                                             |
| EN Pull-Down Resistor                                                             | R <sub>EN</sub>                              | 50                   | 100                   | 150              | kΩ                  | V <sub>EN</sub> = 5V                                                                                               |
| PWM DIMMING (PWMD1, PWM                                                           | D2, AND PWN                                  | /ID3)                |                       |                  |                     |                                                                                                                    |
| PWMD Input Low Voltage                                                            | V <sub>PWMD(LO)</sub>                        | _                    |                       | 0.8              | V                   | Note 1                                                                                                             |
| PWMD Input High Voltage                                                           | V <sub>PWMD(HI)</sub>                        | 2                    |                       | —                | V                   | Note 1                                                                                                             |
| PWMD Pull-Down Resistor                                                           | R <sub>PWMD</sub>                            | 50                   | 100                   | 150              | kΩ                  | V <sub>PWMD</sub> = 5V                                                                                             |
| GATE (GATE1, GATE2, AND GA                                                        | ATE3)                                        |                      |                       |                  |                     |                                                                                                                    |
| GATE Short-Circuit Current,<br>Sourcing                                           | ISOURCE                                      | 0.25                 | —                     | -                | A                   | V <sub>GATE</sub> = 0V (Note 2)                                                                                    |
| GATE Sinking Current                                                              | I <sub>SINK</sub>                            | 0.5                  |                       |                  | Α                   | V <sub>GATE</sub> = V <sub>DD</sub> (Note 2)                                                                       |
| GATE Output Rise Time                                                             | T <sub>RISE</sub>                            | —                    | _                     | 85               | ns                  | C <sub>GATE</sub> = 2 nF (Note 1)                                                                                  |
| GATE Output Fall Time                                                             | T <sub>FALL</sub>                            | —                    | _                     | 45               | ns                  | C <sub>GATE</sub> = 2 nF (Note 1)                                                                                  |
| Maximum Duty Cycle                                                                | DMAX                                         | _                    | 91.7                  |                  | %                   | Note 2                                                                                                             |

**Note 1:** Specifications apply over the full operating ambient temperature range of –40°C < T<sub>A</sub> < +85°C. Limits are obtained by design and characterization.

2: For design guidance only

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| <b>Electrical Specifications</b> : Unless otherwise noted, specifications are at $T_A = 25^{\circ}C$ .<br>$V_{IN} = 24V$ , $V_{DD1} = V_{DD2} = V_{DD3} = V_{DD}$ unless otherwise indicated. |                         |       |         |                 |            |                                           |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------|---------|-----------------|------------|-------------------------------------------|--|--|--|--|--|
| Parameter                                                                                                                                                                                     | Sym.                    | Min.  | Тур.    | Max.            | Unit       | Conditions                                |  |  |  |  |  |
| OVERVOLTAGE PROTECTION (OVP1, OVP2, AND OVP3)                                                                                                                                                 |                         |       |         |                 |            |                                           |  |  |  |  |  |
| Overvoltage Rising Trip Point                                                                                                                                                                 | V <sub>OVP.RISING</sub> | 1.13  | 1.25    | 1.37            | V          | OVP rising (Note 1)                       |  |  |  |  |  |
| Overvoltage Hysteresis                                                                                                                                                                        | V <sub>OVP.HYST</sub>   | —     | 125     | —               | mV         | OVP falling                               |  |  |  |  |  |
| CURRENT SENSE (CS1, CS2, and CS3)                                                                                                                                                             |                         |       |         |                 |            |                                           |  |  |  |  |  |
| Leading Edge Blanking                                                                                                                                                                         | T <sub>BLANK</sub>      | 100   | —       | 250             | ns         | Note 1                                    |  |  |  |  |  |
| Delay to Output of GATE                                                                                                                                                                       | T <sub>DELAY</sub>      | —     | —       | 200             | ns         | 100 mV overdrive to the current sense     |  |  |  |  |  |
|                                                                                                                                                                                               |                         |       |         |                 |            | comparator                                |  |  |  |  |  |
| Discharge Resistance for Slope                                                                                                                                                                | R <sub>DIS</sub>        | —     | —       | 100             | Ω          | GATE = Low (Note 1)                       |  |  |  |  |  |
| Compensation                                                                                                                                                                                  |                         |       |         |                 |            |                                           |  |  |  |  |  |
| INTERNAL TRANSCONDUCTA                                                                                                                                                                        |                         | (OTA1 | , OTA2, |                 | TA3)       |                                           |  |  |  |  |  |
| Gain Bandwidth Product                                                                                                                                                                        | GBW                     | _     | 1       | _               | MHz        | 75 pF capacitance at COMP pin<br>(Note 2) |  |  |  |  |  |
| Open-Loop DC Gain                                                                                                                                                                             | A <sub>V</sub>          | 65    | —       | —               | dB         | Output open                               |  |  |  |  |  |
| Input Common-Mode Range                                                                                                                                                                       | V <sub>CM</sub>         | -0.3  | —       | 3               | V          | Note 2                                    |  |  |  |  |  |
| Output Voltage Range                                                                                                                                                                          | Vo                      | —     | _       | V <sub>DD</sub> | _          | Note 2                                    |  |  |  |  |  |
| Transconductance                                                                                                                                                                              | 9 <sub>m</sub>          | 500   | 625     | 750             | μA/V       |                                           |  |  |  |  |  |
| Input Offset Voltage                                                                                                                                                                          | V <sub>OFFSET</sub>     | -5    | —       | 5               | mV         |                                           |  |  |  |  |  |
| Input Bias Current                                                                                                                                                                            | I <sub>BIAS</sub>       | —     | 0.5     | 1               | nA         | Note 2                                    |  |  |  |  |  |
| Resistor Divider Ratio                                                                                                                                                                        | Reatio                  | —     | 0.11    | —               | —          | Note 2                                    |  |  |  |  |  |
| $(\Delta V_{CS}/\Delta V_{COMP})$                                                                                                                                                             | · RAHO                  |       |         |                 |            |                                           |  |  |  |  |  |
|                                                                                                                                                                                               |                         | 1     |         | r               |            |                                           |  |  |  |  |  |
| Oscillator Frequency                                                                                                                                                                          | tosc1                   | —     | 500     | —               | kHz        | $F_{CLOCK} = 6 \text{ MHz}$               |  |  |  |  |  |
| Oscillator Divider Ratio                                                                                                                                                                      | K <sub>SW</sub>         | —     | 12      | —               |            | Note 2                                    |  |  |  |  |  |
| GATE1–GATE2 Phase Delay                                                                                                                                                                       | Р <sub>ні</sub> 1       |       | 120     |                 | •          | Note 2                                    |  |  |  |  |  |
| GATE1–GATE3 Phase Delay                                                                                                                                                                       |                         |       | 240     | —               |            | Note 2                                    |  |  |  |  |  |
| Minimum CLOCK Low Time                                                                                                                                                                        |                         | 50    | _       | —               | ns         | Note 2                                    |  |  |  |  |  |
| Minimum CLOCK High Time                                                                                                                                                                       | I <sub>ON,MIN</sub>     | 50    | —       |                 | ns         | Note 2                                    |  |  |  |  |  |
| CLOCK Input High                                                                                                                                                                              | V <sub>CLOCK,HI</sub>   | 2     | _       | —               | V          | Note 1                                    |  |  |  |  |  |
| CLOCK Input Low                                                                                                                                                                               | V <sub>CLOCK,LO</sub>   | —     | —       | 0.8             | V          | Note 1                                    |  |  |  |  |  |
| OSCILLATOR                                                                                                                                                                                    |                         | 440   | 405     | 140             |            |                                           |  |  |  |  |  |
| Switching Frequency (Common                                                                                                                                                                   |                         | 110   | 125     | 140             | KHZ        | $R_T = 400 \text{ k}\Omega$               |  |  |  |  |  |
|                                                                                                                                                                                               | F <sub>OSC2</sub>       | 440   | 500     | 560             | KHZ        | $R_T = 100 \text{ k}\Omega$               |  |  |  |  |  |
|                                                                                                                                                                                               |                         |       | —       | 1000            | KHZ        | Note 2                                    |  |  |  |  |  |
| DISCONNECT DRIVER (FLI1, F                                                                                                                                                                    | -LIZ, AND FL            | 13)   |         | 200             | <b>n</b> 0 | 500 pE conscitor at ELT pip (Note 1)      |  |  |  |  |  |
|                                                                                                                                                                                               | TRISE,FAULT             |       | _       | 300             | ns         | 500 pF capacitor at FLT pin (Note 1)      |  |  |  |  |  |
|                                                                                                                                                                                               | FALL, FAULT             |       |         | 200             | ns         | Sou pr capacitor at FLT pill (Note T)     |  |  |  |  |  |
| SHORT-CIRCUIT PROTECTION                                                                                                                                                                      |                         |       |         |                 |            |                                           |  |  |  |  |  |
| Blanking Time                                                                                                                                                                                 | T <sub>BLANK,SC</sub>   | 400   | _       | 700             | ns         | (Note 1)                                  |  |  |  |  |  |
| Gain for Short-Circuit<br>Comparator                                                                                                                                                          | G <sub>SC</sub>         | 1.85  | 2       | 2.15            |            |                                           |  |  |  |  |  |
| Minimum Current Limit<br>Threshold                                                                                                                                                            | V <sub>CL(MIN)</sub>    | 0.15  | _       | 0.25            | V          | REF = GND                                 |  |  |  |  |  |

Threshold $V_{CL(MIN)}$ 0.15-0.25VREF = GNDNote 1:Specifications apply over the full operating ambient temperature range of  $-40^{\circ}C < T_A < +85^{\circ}C$ . Limits are obtained by design and characterization.

2: For design guidance only

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Specifications**: Unless otherwise noted, specifications are at  $T_A = 25^{\circ}C$ .  $V_{IN}$  = 24V,  $V_{DD1}$  =  $V_{DD2}$  =  $V_{DD3}$  =  $V_{DD}$  unless otherwise indicated. Parameter Sym. Min. Тур. Max. Unit Conditions Propagation Time for 250 V<sub>FDBK</sub> = 2 • V<sub>REF</sub> + 0.1V (Note 1) TOFF ns Short-Circuit Detection SKIP TIMER Current Source at SKIP Pin 5 μΑ I<sub>HC,SOURCE</sub> used for Hiccup Mode Protection Voltage Swing at SKIP Pin 1.5 V Note 2  $\Delta V_{SKIP}$ 

**Note 1:** Specifications apply over the full operating ambient temperature range of  $-40^{\circ}C < T_A < +85^{\circ}C$ . Limits are obtained by design and characterization.

2: For design guidance only

#### **TEMPERATURE SPECIFICATIONS**

| Parameter                      | Sym.                   | Min. | Тур. | Max. | Unit | Conditions |  |  |  |  |
|--------------------------------|------------------------|------|------|------|------|------------|--|--|--|--|
| TEMPERATURE RANGES             |                        |      |      |      |      |            |  |  |  |  |
| Operating Ambient Temperature  | Τ <sub>Α</sub>         | -40  |      | +85  | °C   |            |  |  |  |  |
| Operating Junction Temperature | Τ <sub>J</sub>         | -40  |      | +125 | °C   |            |  |  |  |  |
| Maximum Junction Temperature   | T <sub>J(ABSMAX)</sub> | _    | _    | +150 | °C   |            |  |  |  |  |
| Storage Ambient Temperature    | Τ <sub>S</sub>         | -65  |      | +150 | °C   |            |  |  |  |  |
| PACKAGE THERMAL RESISTANCES    |                        |      |      |      |      |            |  |  |  |  |
| 40-lead QFN                    | $\theta_{JA}$          | _    | 24   | _    | °C/W | Note 1     |  |  |  |  |

**Note 1:**  $\theta_{JA}$  for QFN package is based on a four-layer PCB as per JESD51-9.

## 2.0 **PIN DESCRIPTION**

The details on the pins of HV9985 40-lead QFN are listed in Table 2-1. Refer to **Package Type** for the location of pins.

| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1          | VDD1     | These pins are the power supply pins of the three channels. They can either be con-                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 33         | VDD2     | nected to the VDD pin or powered by an external power supply. They must be                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 30         | VDD3     | bypassed with a low-ESR capacitor to their respective GNDs (at least 0.1 $\mu$ F). All pins (VDD, VDD1-3) must be connected together externally when the internal 5V li regulator is used. An external 5V supply can be connected to these pins to power th if the internal regulator is not used. |  |  |  |  |  |  |  |  |
| 2          | FLT1     | These pins are used to drive external logic-level disconnect switches. The disconnect                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 36         | FLT2     | switches are used to protect the LEDs in case of Fault conditions and serve to provide                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 29         | FLT3     | the output capacitor during PWM dimming.                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 3          | CS1      | These pins are used to sense the source current of the external power FETs. They                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| 37         | CS2      | include a built-in 100 ns (minimum) blanking timer. Connecting an RC-network to these                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 28         | CS3      | for additional information.                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| 4          | COMP1    |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| 12         | COMP2    | Stable closed-loop control can be accomplished by connecting a compensation network                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 27         | COMP3    | between each COMP pin and its respective GND.                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 5          | FDBK1    |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| 38         | FDBK2    | These pins are the output current feedback inputs for each channel. They receive vo                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 26         | FDBK3    | aye signal nom external sense resistors.                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 6          | REF1     |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| 13         | REF2     | The voltage at these pins sets the output current level for each channel. The recom-<br>mended voltage range for these pins is 0V to 1.25V                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 25         | REF3     |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| 7          | OVP1     | These pins provide the overvoltage protection for the three channels. When the voltage                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 14         | OVP2     | at any of these pins exceeds 1.25V, the HV9985 is turned off. The fault timer st                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| 24         | OVP3     | attempts to restart.                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| 8          | VIN      | This is the input of the internal 40V maximum input linear regulator with 5V regulated output.                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| 9          | VDD      | This pin is the output of the linear regulator. It maintains a regulated 5V as long as the voltage of the VIN pin is between 10V and 40V. It must be bypassed with a low-ESR capacitor to GND (at least 0.1 $\mu$ F). This pin can be used as a power supply for the three channels.               |  |  |  |  |  |  |  |  |
| 10         | EN       | When the pin is pulled below 0.8V, the IC goes into a Standby mode and draws minimal current.                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 11         | GND      | Ground connection for the common circuitry in the HV9985                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 15         | SKIP     | This pin programs the hiccup timer for Fault conditions. A capacitor to GND programs the hiccup time.                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| 16         | NC       | No connect                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 17         | PWMD1    | PWM dimming of the three channels is accomplished by using the PWMD pins. The                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| 18         | PWMD2    | three pins directly control the PWM dimming of the three channels, and a square wave                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| 19         | PWMD3    | input should be applied to these pins.                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 20         | NC       | No connect                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 21         | NC       |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |

TABLE 2-1: PIN FUNCTION TABLE

| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 22         | RT       | A resistor at this pin programs the on-board oscillator. If an external clock is being used, this pin should be either left open or connected to GND.                                                                                                                                                                                                           |  |  |  |  |  |
| 23         | CLK      | This pin is the clock input for the HV9985. The input to the CLK pin should be a TTL-compatible square wave signal. The three channels will switch at 1/12th the frequency of the signal applied at the CLK pin. This pin is used if multiple HV9985s are being used in a system. If the on-chip oscillator is being used, this pin should be connected to GND. |  |  |  |  |  |
| 40         | GATE1    |                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 35         | GATE2    | These pins are the gate drivers which drive the external logic-level N-channel boo                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 31         | GATE3    |                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 39         | GND1     | Ground return for each of the channels. It is recommended that all the GNDs of the IC                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 34         | GND2     | be connected together in a STAR connection at the input GND terminal to ensure best                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 32         | GND3     | performance.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| EP         | GND      | Exposed backside pad. It must be connected to pin 11 and GND plane on PCB to maximize the thermal performance of the package.                                                                                                                                                                                                                                   |  |  |  |  |  |

#### TABLE 2-1: PIN FUNCTION TABLE (CONTINUED)

#### 3.0 FUNCTIONAL DESCRIPTION

#### 3.1 Power Topology

The HV9985 is a 3-channel Switch-mode converter LED driver designed to control a boost, a buck, or a SEPIC converter in a constant frequency, Peak Current-controlled mode. The IC includes an internal linear regulator, which operates from input voltage 10V to 40V and provides a 5V supply to power the IC. The IC can also be powered directly with the  $V_{DD}$  pins and bypassing the internal linear regulator. The IC includes features typically required in LED drivers like open LED protection, output LED string short-circuit protection, linear and PWM dimming, and accurate control of the LED current. The IC is ideally suited for backlight application using either RGB or multi-channel white LED configurations.

# 3.2 Power Supply to the IC (V<sub>IN</sub>, V<sub>DD</sub>, and V<sub>DD1-3</sub>)

The device can be powered directly from its V<sub>IN</sub> pin that takes a voltage up to 40V. When a voltage is applied to the V<sub>IN</sub> pin, the HV9985 tries to maintain a constant 5V (typical) at the V<sub>DD</sub> pin. The regulator also has a built-in under-voltage lockout which shuts off the IC if the voltage at the V<sub>DD</sub> pin falls below the UVLO threshold. By connecting this V<sub>DD</sub> pin to the individual V<sub>DD</sub> pins of the three channels, the internal regulator can be used to power all three channels in the IC.

If the internal regulator is not utilized, an external power supply (5V +/- 10%) can be used to power the IC. In this case, the power supply is directly connected to the  $V_{DD}$  pins and the  $V_{IN}$  pin.

All four  $V_{DD}$  pins must be bypassed by a low-ESR capacitor ( $\geq 0.1 \ \mu$ F) to provide a low impedance path for the high frequency current of the output gate driver. These capacitors must be referenced to the individual grounds for proper noise rejection (see Figure 3-5 for more information). Also, in all cases, the four  $V_{DD}$  pins must be connected together externally.

The input current drawn from the external power supply or  $V_{\text{IN}}$  pin is the sum of the 1 mA (maximum) current drawn by the internal circuitry for all three channels and the current drawn by the gate drivers. In turn, the current drawn by the gate drivers depends on the switching frequency and the gate charge of the external FET.

#### EQUATION 3-1:

$$I_{IN} = 1 m A + (Q_{G1} + Q_{G2} + Q_{G3}) \bullet f_S$$

In Equation 3-1,  $f_S$  is the switching frequency of the converters, and  $Q_{G1-3}$  are the gate charges of the external FETs which can be obtained from the FET data sheets.

The EN pin is a TTL-compatible input used to disable the IC. Pulling the EN pin to GND will shut down the IC and reduce the quiescent current drawn by the IC to less than 200  $\mu$ A. If the enable function is not required, the EN pin can be connected to V<sub>DD</sub>.

### 3.3 Clock Input (CLK)

The switching frequency of the converters can be set in two ways. The first is by using the on-chip oscillator with a resistor at the RT pin. In this case, the CLK pin should be connected to GND. If the on-chip clock is used, two or more HV9985s cannot be synchronized with each other.

The second is by using a TTL compatible square wave input at the CLK pin. The switching frequencies of the 3 converters will be 1/12th the frequency of the external clock. By using the same clock for multiple ICs, all the ICs can be synchronized together. In this case, the RT pin can either be left open or connected to GND.

#### 3.4 Current Sense (CS1–CS3)

The current sense input is used to sense the source current of the switching FET. Each CS input of the HV9985 includes a built-in 100 ns (minimum) blanking time to prevent spurious turn-off due to the initial current spike when the FET turns on.

The IC includes an internal resistor divider network, which steps down the voltage at the COMP pins by a factor of 9. This voltage is used as the reference for the current sense comparators. Since the maximum voltage of the COMP pin is approximately ( $V_{DD}$ -1V), this voltage determines the maximum reference current for the current sense comparator and thus the maximum inductor current.

The current sense resistor  $R_{CS}$  should be chosen, so that the input inductor current is limited to below the saturation current level of the input inductor. For Discontinuous Conduction mode, no slope compensation is necessary. In this case, the current sense resistor is chosen with Equation 3-2.

#### **EQUATION 3-2:**

$$R_{CS} = \frac{V_{DD} - 1V}{9 \bullet I_{IN, PK}}$$

Where:

 ${}^{\rm ``I_{\rm IN, PK}"}$  is the maximum desired peak input current

For Continuous Conduction mode converters operating in Constant Frequency mode, slope compensation becomes necessary to ensure the stability of the Peak Current mode controller if the operating duty cycle is greater than 50%. This factor must also be accounted for when determining  $R_{CS.}$  (Refer to **Section 3.5** "Slope Compensation".)

#### 3.5 Slope Compensation

Choosing a slope compensation that is one half of the down slope of the inductor current ensures that the converter will be stable for all duty cycles.



FIGURE 3-1:

Slope Compensation.

As illustrated in Figure 3-1, slope compensation in HV9985 can be programmed by two external components. A resistor for V<sub>DD</sub> sets a current, which is almost constant since the V<sub>DD</sub> voltage is much larger than the voltage at the CS pin. This current flows into the capacitor and produces a ramp voltage across the capacitor. The voltage at the CS pin is then the sum of the voltage across the capacitor and the voltage across the capacitor providing the required slope compensation. When the GATE turns off, an internal pull-down FET discharges the capacitor. The 100 $\Omega$  resistance of the internal FET (R<sub>DIS</sub>) will prevent the voltage at the CS pin from going all the way to zero. Equation 3-3 shows how much the minimum value of the voltage will become.

EQUATION 3-3:  $V_{CS, MIN} = \frac{V_{DD}}{R_{SC}} \bullet R_{DIS}$ 

The slope compensation capacitor is chosen, so that it can be completely discharged by the internal FET at the CS pin when FET is switched off. Assuming the worst case switch duty cycle of 92%,  $C_{SC}$  may be determined with Equation 3-4.

#### **EQUATION 3-4:**

$$C_{SC} = \frac{0.08}{3 \bullet R_{DIS} \bullet f_S}$$

Assuming a down slope current slew rate of DS (A/ $\mu$ s) for the inductor current, the current sense resistor and the slope compensation resistor can be computed as demonstrated in Equation 3-5.

#### **EQUATION 3-5:**

$$R_{CS} = \frac{V_{DD} - 1}{9} \bullet \frac{1}{\left[\frac{DS \bullet 10^6 \bullet 0.92}{2 \bullet f_S}\right] + I_{IN, PK}}$$
$$R_{SC} = \frac{2 \bullet V_{DD}}{DS \bullet 10^6 \bullet C_{SC} \bullet R_{CS}}$$

Note that sometimes excessive stray inductance in the current sense path may cause the slope compensation circuit to mistrigger. Figure 3-2 shows the detailed slope compensation circuit with a parasitic inductance LP between the ground of the boost converter power stage and the ground of the respective controller channel in HV9985. The figure also includes the drain capacitance of the boost FET Q1, which is the total capacitance at the drain node.



#### FIGURE 3-2: Slo Operation.

Slope Compensation Circuit

When the boost FET Q1 is turned off, the internal discharge FET Q2 is turned on and capacitor C<sub>SC</sub> is discharged. Also,  $\mathsf{C}_{\mathsf{DRAIN}}$  is charged to the output voltage V<sub>O</sub>. When the FET Q1 is turned on, the drain node of the FET Q1 is pulled to ground. (Q2 is turned off just before Q1 is turned on.) This causes the drain capacitance to discharge through the FET, leading to a current spike as illustrated in Figure 3-3. This current spike causes a voltage to develop across the parasitic inductance. As long as the current is increasing through the inductance, the voltage developed across parasitic inductance is successfully blocked by the body diode of Q2. However, during the falling edge of the current spike, the voltage across the parasitic inductor causes the body diode to become forward biased. This conduction path through the body diode of

Q2 causes pre-charge of  $C_{SC}$ . The pre-charge voltage can be fairly high since the rate of fall of the current is very large.



FIGURE 3-3: Wa

Waveforms during Turn-on.

For example, a typical current spike usually lasts about 100 ns. Assuming a 3A peak current, which is the FET's typical saturation current, and equal distribution between the rise and fall times, a 10 nH parasitic inductance causes a pre-charge voltage. Refer to Equation 3-6.

#### **EQUATION 3-6:**

$$V_{PRE-CHARGE} = 10nH \bullet \frac{3A}{50ns} = 600mV$$

As shown in the equation, a very optimistic estimate of the pre-charge voltage is already larger than the Steady state peak current sense voltage. This will cause the converter to false trip.

To prevent this behavior, a resistor  $R_{EXT}$  (typically 500 $\Omega$  to 800 $\Omega$ ) can be added in series with the capacitor  $C_{SC}$  as shown in Figure 3-4. This resistor limits the charging current from parasitic inductance into the capacitor. However, the resistor will also slow down the discharge of the capacitor during the FET off-time, so a smaller  $C_{SC}$  will be necessary. The component values for the slope compensation design that include  $R_{EXT}$  can be computed by substituting  $R_{EXT} + R_{DIS}$  in place of  $R_{DIS}$  in Equation 3-3 to Equation 3-5.



FIGURE 3-4: Modified Slope Compensation Circuit.

#### 3.6 LED Current Control

The LED currents in the HV9985 are controlled using three independent current feedbacks. The reference voltage inputs, which set the three LED currents, should be provided at each REF pin (REF1-3). These reference voltages are compared to the voltage from the LED current sense resistors at the corresponding FDBK pins (FDBK1-3) by the respective transconductance amplifiers. HV9985 includes three

1 MHz transconductance amplifiers with tri-state output, which are used to close the feedback loops and provide accurate current control. The compensation networks are connected to the COMP pins (COMP1-3).

The full brightness LED current in each channel can be set by Equation 3-7.

#### **EQUATION 3-7:**

$$I_{On} = \frac{V_{REFn}}{R_{Sn}}$$
 Where n is the channel number.

The output of each op-amp is buffered and connected to the current sense comparators using an 8:1 divider.

The outputs of the op-amps are controlled by the signal applied to the PWMD pins (PWMD1-3). When PWMD is high, the op-amp output is connected to the COMP pin. When PWMD is low, the output is left open. This enables the integrating capacitor to hold the charge and the voltage at the COMP pin unchanged when the PWMD signal is low, and the gate driver output (GATE1-3) is off. When PWMD is changed from low back to high again, the voltage on the integrating capacitor will force the converter into Steady state almost instantly.

#### 3.7 Linear Dimming

Linear dimming can be achieved by varying the voltages at the REF pins. Since the HV9985 is a Peak Current mode controller, it has a minimum on-time for the GATE outputs. This minimum on-time prevents the converters from completely turning off even when the REF pins are pulled to GND. Thus, linear dimming cannot accomplish true zero-LED current. To get zero-LED current, PWM dimming has to be used for this IC device. Different signals can be connected to the three REF pins if desired, and these inputs need not be connected together.

Due to the offset voltage of the short-circuit comparator and the non-linearity of the X2 gain stage, pulling the REF pin very close to GND would cause the internal short-circuit comparator to trigger and shut down the IC. To overcome this, the output of the gain stage is limited to 125 mV (minimum), allowing the REF pin to be pulled all the way to 0V without triggering the short-circuit comparator.

# 3.8 PWM Dimming

PWM dimming in the HV9985 can be done using TTL compatible square wave sources at the PWMD pins (PWMD1-3). All three channels can be individually PWM dimmed as desired.

When the PWM signal is high, the GATE and FLT pins are enabled and the output of the transconductance op-amp is connected to the external compensation network. Thus, the internal amplifier controls the output current. When the PWMD signal goes low, the output of the transconductance amplifier is disconnected from the compensation network. Thus, the integrating capacitor maintains the voltage across it. The GATE is disabled, so the converter stops switching, and the FLT pin goes low, turning off the disconnect switch.

The output capacitor of the converter determines its PWM dimming response since it has to get charged and discharged whenever the PWMD signal goes high or low. In the case of a buck converter, since the inductor current is continuous, a very small capacitor is used across the LEDs. This minimizes the effect of the capacitor on the PWM dimming response of the converter. However, for a boost converter, the output current is discontinuous, and a large output capacitor is required to reduce the ripple in the LED current. Therefore, this capacitor will have a significant impact on the PWM dimming response. By turning off the disconnect switch when PWMD goes low, the output capacitor is prevented from being discharged, and the PWM dimming response of the boost converter improves dramatically.

Note that disconnecting the LED load during PWM dimming causes the energy stored in the inductor to be dumped into the output capacitor. The chosen filter capacitor should be large enough, so that it can absorb the inductor energy without causing any significant change in voltage across it.

#### 3.9 Fault Conditions

HV9985 is a robust controller which can protect the LEDs and the LED driver in Fault conditions. The outputs of the HV9985 LED driver are protected from both Open and Short LED conditions. In both cases, the HV9985 shuts down and attempts to restart. The hiccup time can be programmed by a single external capacitor at the SKIP pin.

During start-up or when a Fault condition is detected, both GATE and FLT outputs are disabled, the COMP and SKIP pins are pulled to GND. Once the voltage at the SKIP pin falls below 0.1V, and the Fault condition(s) have disappeared, the capacitor at the SKIP pin is released, and it begins charging slowly from a 5  $\mu$ A current source. Once the capacitor is charged to 1.6V, the COMP pins are released, and the gate driver outputs (GATE and FLT) are allowed to turn on. If the

hiccup time is long enough, it will ensure that the compensation networks are all completely discharged and that the converters start at a minimum duty cycle.

The hiccup timing capacitor can be programmed as demonstrated in Equation 3-8:

#### EQUATION 3-8:

$$C_{SKIP} = \frac{5\mu A \bullet t_{HICCUP}}{1.5 V}$$

#### 3.10 Output LED Short-Circuit Protection

When an output LED string Short-circuit condition is detected (i.e. output current becomes higher than twice the Steady state current), the GATE and FLT outputs are pulled low. As soon as the disconnect FET is turned off, the output current goes to zero and the Short-circuit condition disappears. At this time, the hiccup timer is started. Once the timing is complete, the converter attempts to restart. If the Fault condition still persists, the converter shuts down and goes through the cycle again. If the Fault condition is cleared (a momentary output short), the converter will start regulating the output current. This allows the LED driver to recover from accidental shorts without the need to reset the IC.

During Short-circuit conditions, there are two factors that determine the hiccup time. First is the time required to discharge the compensation capacitors. Assuming a pole-zero R-C network at the COMP pin (series combination of  $R_Z$  and  $C_Z$  in parallel with  $C_C$ ),  $t_{COMP,n}$  is calculated as shown in Equation 3-9:

#### **EQUATION 3-9:**

$$t_{COMP, n} = 3 \bullet R_{Zn} \bullet C_{Zn}$$

Where:

n refers to the channel number

When the compensation networks are only of Type 1 (single capacitor), the computation in Equation 3-10 is used.

#### **EQUATION 3-10:**

 $t_{COMP, n} = 3 \bullet 300 \Omega \bullet C_{Zn}$ 

Therefore, the maximum COMP discharge time required can be calculated as specified in Equation 3-11:

#### EQUATION 3-11:

```
t_{COMP, MAX} = max(t_{COMP1}, t_{COMP2}, t_{COMP3})
```

The second factor is the time required for the inductors to discharge completely after the Short-circuit condition has been cleared. The time can be computed as illustrated in Equation 3-12:

#### EQUATION 3-12:

$$t_{IND, n} = \frac{\Pi}{4} \sqrt{L_n \bullet C_{On}}$$

Where:

L and  $C_O$  are input inductor and output capacitor of each power stage. n refers to the channel number.

The hiccup time is then chosen as shown in Equation 3-13:

#### EQUATION 3-13:

 $t_{HICCUP} > max(t_{COMP, MAX}, t_{IND, MAX})$ 

#### 3.11 False Triggering of the Short-Circuit Comparator During PWM Dimming

During PWM dimming, the parasitic capacitance of the LED string causes a spike in the output current when the disconnect FET is turned on. If this spike is detected by the short-circuit comparator, it will cause the IC to falsely detect an Overcurrent condition and shut down.

In HV9985, to prevent these false triggerings, a built-in 500 ns blanking network for the short-circuit comparator is included. This blanking network is activated when the PWMD input goes high. Thus, the short-circuit comparator will not see the spike in the LED current during the turn-on transition of the PWM Dimming. Once the blanking time is over, the short-circuit comparator will start monitoring the output current. Thus, the total delay time for detecting a short-circuit will depend on the condition of the PWMD input.

If the output short-circuit exists before the PWM dimming signal goes high, the total detection time is computed as shown in Equation 3-14:

#### EQUATION 3-14:

 $t_{DETECT1} = t_{BLANK} + t_{DELAY} \approx 900 ns(max)$ 

If the short-circuit occurs when the PWM dimming signal is already high, the time to detect will be calculated as illustrated in Equation 3-15:

#### EQUATION 3-15:

 $t_{DETECT1} = t_{DELAY} \approx 200 ns(max)$ 

#### 3.12 Overvoltage Protection

HV9985 provides hysteretic overvoltage protection, allowing the IC to recover in case the LED load is disconnected momentarily.

When the load is disconnected in a boost converter, the output voltage rises as the output capacitor starts charging. When the output voltage reaches the OVP rising threshold, HV9985 detects an Overvoltage condition and turns off the converter. The converter is turned back on only when the output voltage falls below the falling OVP threshold, which is 10% lower than the rising threshold. This time is mostly dictated by the R-C time constant of the output capacitor  $C_O$  and the resistor network used to sense overvoltage ( $R_{OVP1}$ +  $R_{OVP2}$ ). In case of a persistent Open Circuit condition, this cycle maintains the output voltage within a 10% band.

In most designs, the falling OVP threshold is more than the LED string voltage. Therefore, when the LED load is reconnected to the output of the converter, the voltage differential between the actual output voltage and the LED string voltage results in a spike in output current. This leads to the detection of a short circuit, and the short-circuit protection in the HV9985 is triggered. This behavior continues until the output voltage becomes lower than the LED string voltage. When this occurs, no Fault condition will be detected, and the normal operation of the circuit will commence.

**Note:** The overvoltage thresholds for the three channels in the HV9985 are derived using resistor dividers from the respective  $V_{DD}s$ . The resistor dividers are adjusted to give a 1.25V OVP rising trip point and a 1.125V OVP falling trip point at  $V_{DD} = 5V$ . The OVP trip points mentioned in the electrical characteristics table of the data sheet assume a  $V_{DD}$  voltage generated by the linear regulator of the HV9985. Using an external voltage source at  $V_{DD}$  will change the OVP trip points proportionally.

#### 3.13 Layout Considerations

For multi-channel Peak Current mode controller IC to work properly with minimum interference between the channels, it is important to have a good PCB layout which minimizes noise. (Refer to Figure 3-5.) Following the layout rules stated below will help ensure proper performance of all three channels.

#### 3.13.1 GND CONNECTION

The IC has four separate ground connections—one for each of the three channels and one analog ground for the common circuitry. It is recommended that four separate ground planes be used in the PCB, and all the GND planes be connected together at the return terminal of the input power lines.

#### 3.13.2 V<sub>DD</sub> CONNECTION

Each  $V_{DD}$  pin should be bypassed with a low-ESR capacitor to its OWN ground (i.e.  $V_{DD1}$  is bypassed to GND1 and so on). The common  $V_{DD}$  pin can be bypassed to the common GND.

#### 3.13.3 REF CONNECTION

In case all the references are going to be driven from a single voltage source, it is recommended to have a small R-C low pass filter (1k, 1 nF) at each REF pin with the filter being referenced to the appropriate channel's ground (as in the case of the  $V_{DD}$  pins). If the REF pins are driven with three individual voltage sources, then a small capacitor (1 nF) at each pin would be suitable.

#### 3.13.4 GATE AND CS CONNECTION

The connection from GATE output to the gate of the external FET and the connection from the CS pin to the external sense resistor are designed to be short to avoid false trigerrings.

#### 3.13.5 OVP PROTECTION

Typically, the OVP resistor dividers are located away from the IC. To prevent false trigerrings of the IC due to noise at the OVP pin, placing a small bypass capacitor (1 nF) right at the OVP pin is recommended.



FIGURE 3-5: Layout Guidelines.

# 4.0 PACKAGING INFORMATION

# 4.1 Package Marking Information



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*               | Product Code or Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the ever<br>be carried<br>characters<br>not include | It the full Microchip part number cannot be marked on one line, it will<br>l over to the next line, thus limiting the number of available<br>for product code or customer-specific information. Package may or<br>the corporate logo.                                                                                                                                                                       |

# 40-Lead QFN Package Outline (K6)

6.00x6.00mm body, 1.00mm height (max), 0.50mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

Notes:

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or 1 a printed indicator.
- Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present. The inner tip of the lead may be either rounded or square. 2 3.

| Symb              | ol  | Α    | A1   | A3          | b    | D     | D2   | E     | E2   | e           | L     | L1   | θο |
|-------------------|-----|------|------|-------------|------|-------|------|-------|------|-------------|-------|------|----|
| Dimension<br>(mm) | MIN | 0.80 | 0.00 | 0.20<br>REF | 0.18 | 5.85* | 1.05 | 5.85* | 1.05 | 0.50<br>BSC | 0.30† | 0.00 | 0  |
|                   | NOM | 0.90 | 0.02 |             | 0.25 | 6.00  | -    | 6.00  | -    |             | 0.40† | -    | -  |
|                   | MAX | 1.00 | 0.05 |             | 0.30 | 6.15* | 4.45 | 6.15* | 4.45 |             | 0.50† | 0.15 | 14 |

JEDEC Registration MO-220, Variation VJJD-6, Issue K, June 2006. \* This dimension is not specified in the JEDEC drawing.

† This dimension differs from the JEDEC drawing.

Drawings not to scale.

# APPENDIX A: REVISION HISTORY

#### **Revision A (August 2019)**

- Converted Supertex Doc #s DSFP-HV9985 to Microchip DS20005558B
- Removed the 44-lead QSOP Package and the K6 M935 media type
- Made minor text changes throughout the document

#### **Revision B (September 2019)**

- Changed "PWMD changes from low to high (Note 1)" to "Note 2" in Switching Frequency Range conditions under the Electrical Characteristics Table
- Changed "Note 1" to "PWMD changes from low to high (Note 1)" in Blanking Time conditions under the Electrical Characteristics Table

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO        | <u>xx</u>          |   | - x - x                                            | Exa | ample:      |                                                                                    |
|----------------|--------------------|---|----------------------------------------------------|-----|-------------|------------------------------------------------------------------------------------|
| Device         | Package<br>Options |   | T<br>Environmental Media Type                      | a)  | HV9985K6-G: | 3-Channel Closed-Loop<br>Switch-Mode LED Driver IC,<br>40-lead QFN (6x6), 490/Tray |
| Device:        | HV9985             | = | 3-Channel Closed-Loop Switch-Mode LED<br>Driver IC |     |             |                                                                                    |
| Package:       | K6                 | = | 40-lead QFN (6x6)                                  |     |             |                                                                                    |
| Environmental: | G                  | = | Lead (Pb)-free/RoHS-compliant Package              |     |             |                                                                                    |
| Media Type:    | (blank)            | = | 490/Tray for K6 Package                            |     |             |                                                                                    |
|                |                    |   |                                                    |     |             |                                                                                    |
|                |                    |   |                                                    |     |             |                                                                                    |
| L              |                    |   |                                                    |     |             |                                                                                    |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5006-1

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160

Japan - Tokyo Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Netherlands - Drunen

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

**Germany - Garching** 

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Italy - Padova

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820