## SY56216R



## Low Voltage 1.2V/1.8V/2.5V CML Dual Channel Buffer 4.5GHz/6.4Gbps with Equalization

## General Description

The SY56216R is a fully-differential, low-voltage $1.2 \mathrm{~V} / 1.8 \mathrm{~V} / 2.5 \mathrm{~V}$ CML Dual Channel Buffer with input equalization. The SY56216R can process clock signals as fast as 4.5 GHz or data patterns up to 6.4 Gbps .
The differential input includes Micrel's unique, 3-pin input termination architecture that interfaces to CML differential signals, without any level-shifting or termination resistor networks in the signal path. The differential input can also accept AC-coupled LVPECL and LVDS signals. Input voltages as small as $200 \mathrm{mV}(400 \mathrm{mV} \mathrm{Vp})$ are applied before the 9 ", 18 " or $27^{\prime \prime}$ FR4 transmission line. For AC-coupled input interface applications, an internal voltage reference is provided to bias the $\mathrm{V}_{\mathrm{T}}$ pin. The outputs are CML, with extremely fast rise/fall times guaranteed to be less than 80ps.
The SY56216R operates from a $2.5 \mathrm{~V} \pm 5 \%$ core supply and a $1.2 \mathrm{~V}, 1.8 \mathrm{~V}$ or $2.5 \mathrm{~V} \pm 5 \%$ output supply and is guaranteed over the full industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$. The SY56216R is part of Micrel's highspeed, Precision Edge ${ }^{\circledR}$ product line.
Datasheets and support documentation can be found on Micrel's web site at: www.micrel.com.

## Functional Block Diagram



Precision Edge ${ }^{\circledR}$

## Features

- 1.2V/1.8V/2.5V CML Dual Channel Buffer
- Guaranteed AC performance over temperature and voltage:
- DC-to > 6.4Gbps Data throughput
- DC-to $>4.5 \mathrm{GHz}$ Clock throughput
- <280ps propagation delay (IN-to-Q)
- <20ps within-device skew
- <80ps rise/fall times
- High-speed CML outputs
- $2.5 \mathrm{~V} \pm 5 \% \mathrm{~V}_{\mathrm{cc}}, 1.2 / 1.8 \mathrm{~V} / 2.5 \mathrm{~V} \pm 5 \% \mathrm{~V}_{\mathrm{cco}}$ power supply operation
- Industrial temperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- Available in 16 -pin ( $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) QFN package


## Applications

- Data Distribution:
- SONET clock and data distribution
- Fiber Channel clock and data distribution
- Gigabit Ethernet clock and data distribution


## Markets

- Storage
- ATE
- Test and measurement
- Enterprise networking equipment
- High-end servers
- Metro area network equipment

Precision Edge is a registered trademarks of Micrel, Inc.

Ordering Information ${ }^{(1)}$

| Part Number | Package Type | Operating Range | Package Marking | Lead Finish |
| :--- | :---: | :---: | :---: | :---: |
| SY56216RMG | QFN-16 | Industrial | R216 with Pb-Free bar-line indicator | NiPdAu / Pb-Free |
| SY56216RMGTR(2) | QFN-16 | Industrial | R216 with Pb-Free bar-line indicator | NiPdAu/Pb-Free |

Notes:

1. Contact factory for die availability. Dice are guaranteed at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{DC}$ Electricals only.
2. Tape and Reel.

## Pin Configuration



## 16-Pin QFN

## Truth Table

| EQ Setting | EQUALIZATION FR4 6 mil Stripline |
| :---: | :---: |
| LOW | 9 " |
| FLOAT | $18^{\prime \prime}$ |
| HIGH | $27^{\prime \prime}$ |

## Pin Description

| Pin Number | Pin Name | Pin Function |
| :---: | :---: | :---: |
| $\begin{array}{r} 16,1 \\ 4,5 \end{array}$ | INO, /INO <br> IN1, /IN1 | Differential Inputs: Signals as small as $200 \mathrm{mVpk}(400 \mathrm{mV} \mathrm{VPP})$ applied to the input of 9,18 or 27 inches 6 mil FR4 stripline transmission line are then terminated the differential input . Each input pin internally terminates with $50 \Omega$ to the VT pin. |
| 2,3 | VT0, VT1 | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. This pin provides a center-tap to a termination network for maximum interface flexibility. An internal high-impedance resistor divider biases VT to allow input AC coupling. For AC coupling, bypass VT with $0.01 \mu \mathrm{~F}$ low-ESR capacitor to VCC. See "Interface Applications" subsection and Figure 2a. |
| 15,6 | EQ0, EQ1 | Three level inputs for equalization control. Low, Float, High |
| 7 | VCC | Positive Power Supply: Bypass with $0.1 \mu \mathrm{~F} / / 0.01 \mu \mathrm{~F}$ low-ESR capacitors as close to the $\mathrm{V}_{\mathrm{cc}}$ pins as possible. Supplies input and core circuitry. |
| 8,13 | VCCO | Output Supply: Bypass with $0.1 \mu \mathrm{~F} / / 0.01 \mu \mathrm{~F}$ low-ESR capacitors as close to the $\mathrm{V}_{\text {Cco }}$ pins as possible. Supplies the output buffers. |
| 14 | GND, <br> Exposed pad | Ground: Exposed pad must be connected to a ground plane that is the same potential as the ground pins. |
| $\begin{array}{r} 12,11 \\ 10,9 \end{array}$ | $\begin{aligned} & \text { Q0, /Q0 } \\ & \text { Q1, /Q1 } \end{aligned}$ | CML Differential Output Pairs: Differential buffered copy of the input signal. The output swing is typically 390 mV . See "Interface Applications" subsection for termination information. |

## Absolute Maximum Ratings ${ }^{(1)}$

Supply Voltage $\left(\mathrm{V}_{\mathrm{Cc}}\right)$.............................. -0.5 V to +3.0 V
Supply Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ ) ............................ -0.5 V to +3.0 V
$V_{c c}-V_{c c o}$ <1.8V
$\mathrm{V}_{\mathrm{cco}}-\mathrm{V}_{\mathrm{cc}}$ $\qquad$ $<0.5 \mathrm{~V}$
Input Voltage $\left(\mathrm{V}_{\text {IN }}\right)$...................................... 0.5 V to $\mathrm{V}_{\mathrm{cc}}$
CML Output Voltage (Vout) 0.6 V to 3.0 V

Current ( $\mathrm{V}_{\mathrm{T}}$ )
Source or sink on VT pin ............................ $\pm 100 \mathrm{~mA}$
Input Current
Source or sink Current on (IN, /IN) ................ $\pm 50 \mathrm{~mA}$
Maximum Operating Junction Temperature.......... $125^{\circ} \mathrm{C}$
Lead Temperature (soldering, 20sec.)................. $260^{\circ} \mathrm{C}$
Storage Temperature $\left(T_{s}\right)$................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Operating Ratings ${ }^{(2)}$

Supply Voltage $\left(\mathrm{V}_{\mathrm{cc}}\right) \ldots . . . . . . . . . . . . . . . . . . . .375 \mathrm{~V}$ to 2.625 V
$\left(\mathrm{~V}_{\mathrm{cco}}\right) \ldots . . . . . . . . . . . .1 .14 \mathrm{~V}$ to 2.625 V
Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right) \ldots \ldots . . . . . . .-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Package Thermal Resistance ${ }^{(3)}$ QFN


## DC Electrical Characteristics ${ }^{(5)}$

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise stated.

| Symbol | Parameter | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}}$ | Power Supply Voltage Range | $V_{\text {cc }}$ |  | 2.5 |  | V |
|  |  | $\mathrm{V}_{\text {cco }}$ | 1.14 | 1.2 | 1.26 |  |
|  |  | $\mathrm{V}_{\mathrm{cco}}$ | 1.7 | 1.8 | 1.9 |  |
|  |  | Vcco | 2.375 | 2.5 | 2.625 |  |
| ICC | Power Supply Current | Maximum $\mathrm{V}_{\text {cc }}$. |  | 72 | 105 | mA |
| Icco | Power Supply Current | No Load. Maximum $\mathrm{V}_{\text {cco }}$. |  | 32 | 42 | mA |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance ( IN -to- $\mathrm{V}_{\mathrm{T}}$, $/ \mathrm{IN}$-to- $\mathrm{V}_{\mathrm{T}}$ ) |  | 45 | 50 | 55 | $\Omega$ |
| $\mathrm{R}_{\text {diff_IN }}$ | Differential Input Resistance (IN-to-IIN) |  | 90 | 100 | 110 | $\Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage (IN, /IN) | IN, /IN | 1.42 |  | $\mathrm{V}_{\mathrm{cc}}$ | V |
| VIL | Input LOW Voltage (IN, /IN) | IN, /IN $1.22 \mathrm{~V}=1.7-0.475$ | 1.22 |  | $\mathrm{V}_{\mathrm{IH}}-0.2$ | V |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Swing (IN, /IN) | See Figure 3a, applied to input of transmission line. | 0.2 |  | 1.0 | V |
| V ${ }_{\text {DIFF_IN }}$ | Differential Input Voltage Swing (\|IN - /IN|) | See Figure 3b, applied to input of transmission line. | 0.4 |  | 2.0 | V |
| $\mathrm{V}_{\text {T_IN }}$ | Voltage from Input to $\mathrm{V}_{\mathrm{T}}$ |  |  |  | 1.28 | V |

## Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\psi_{\mathrm{JB}}$ and $\theta_{\mathrm{JA}}$ values are determined for a 4-layer board in still-air number, unless otherwise stated.
4. Due to the limited drive capability, use for input of the same package only.
5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## CML Outputs DC Electrical Characteristics ${ }^{(6)}$

$\mathrm{V}_{\mathrm{CcO}}=1.14 \mathrm{~V}$ to $1.26 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{Cco}}$,
$\mathrm{V}_{\mathrm{CCO}}=1.7 \mathrm{~V}$ to $1.9 \mathrm{~V}, 2.375 \mathrm{~V}$ to $2.625 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{CCO}}$ or $100 \Omega$ across the outputs,
$\mathrm{V}_{\mathrm{CC}}=2.375 \mathrm{~V}$ to $2.625 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise stated.

| Symbol | Parameter | Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OH }}$ | Output HIGH Voltage | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\text {CCO }}$ | $\mathrm{V}_{\mathrm{CC}}-0.020$ | $\mathrm{~V}_{\mathrm{CC}}-0.010$ | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing | See Figure 3a | 300 | 390 | 475 | mV |
| $\mathrm{V}_{\text {DIFF_OUT }}$ | Differential Output Voltage Swing | See Figure 3b | 600 | 780 | 950 | mV |
| $\mathrm{R}_{\text {OUT }}$ | Output Source Impedance |  | 45 | 50 | 55 | $\Omega$ |

## Three Level EQ Input DC Electrical Characteristics ${ }^{(6)}$

$\mathrm{V}_{\mathrm{CC}}=2.375 \mathrm{~V}$ to $2.625 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise stated.

| Symbol | Parameter | Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | $\mathrm{V}_{\mathrm{CC}}-0.3$ |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input LOW Voltage |  | 0 |  | $\mathrm{~V}_{\text {EE }^{+}}$ | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Input HIGH Current |  |  |  | 400 | uA |
| $\mathrm{I}_{\mathrm{IL}}$ | Input LOW Current | $\mathrm{VIH}=\mathrm{V}_{\mathrm{CC}}$ |  |  | $\mathrm{VIL}=\mathrm{GND}$ | -450 |
|  |  |  |  |  |  |  |

Note:
6. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CcO}}=1.14 \mathrm{~V}$ to $1.26 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{CcO}}$,
$\mathrm{V}_{\mathrm{CCO}}=1.7 \mathrm{~V}$ to $1.9 \mathrm{~V}, 2.375 \mathrm{~V}$ to $2.625 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $\mathrm{V}_{\mathrm{Cco}}$ or $100 \Omega$ across the outputs,
$\mathrm{V}_{\mathrm{CC}}=2.375 \mathrm{~V}$ to $2.625 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise stated.

| Symbol | Parameter | Condition |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Frequency | NRZ Data |  | 6.4 |  |  | Gbps |
|  |  | Vout $>200 \mathrm{mV}$ | Clock | 4.5 |  |  | GHz |
| $\mathrm{t}_{\text {PD }}$ | Propagation Delay | IN-to-Q, Figure 1 |  | 100 | 180 | 280 | ps |
| $t_{\text {Skew }}$ | Within Device Skew | Note 7 |  |  | 4 | 20 | ps |
|  | Part-to-Part Skew | Note 8 |  |  |  | 100 | ps |
| $\mathrm{t}_{\text {jiter }}$ | Random Jitter | Note 9 |  |  |  | 1 | pS ${ }_{\text {RMS }}$ |
|  | Crosstalk Induced Jitter (Adjacent Channel) | Note 10 |  |  |  | 0.7 | pS ${ }_{\text {PP }}$ |
| $t_{\text {R }} t_{F}$ | Output Rise/Fall Times (20\% to 80\%) | At full output swing. |  | 20 | 50 | 80 | ps |

## Notes:

7. Within device skew is the difference in $t_{P D}$ between the two channels under identical input transition, temperature and power supply.
8. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs.
9. Random jitter is measured with a K28.7 pattern, measured at $\leq f_{\text {MAX }}$.
10. Crosstalk induced jitter is defined as the added jitter that results from signals applied to the adjacent channel. It is measured at the output while applying a similar, differential clock frequency that is asynchronous with respect to each other at the adjacent input.

## Interface Applications

For Input Interface Applications see Figures 4a through 4e. For CML Output Termination see Figures 5a through 5d

## CML Output Termination with VCCO 1.2V

For VCCO of 1.2 V , Figure 5 a , terminate the output with $50 \Omega$-to-1.2V, DC coupled, not $100 \Omega$ differentially across the outputs.
If AC-coupling is used, Figure 5 d , terminate into $50 \Omega$ -to-1.2V before the coupling capacitor and then connect to a high value resistor to a reference voltage. Do not AC couple with internally terminated receiver. For example, $50 \Omega$ ANY-IN input. AC-coupling will offset the output voltage by 200 mV and this offset voltage will be too low for proper driver operation. Any unused output pair needs to be terminated when VCCO is 1.2 V , do not leave floating.

CML Output Termination with $1.8 \mathrm{~V} / 2.5 \mathrm{~V} \mathrm{~V}_{\text {cco }}$
For VCCO of 1.8 V or 2.5 V , Figure 5 a and Figure 5 b , terminate with either $50 \Omega$-to- $\mathrm{V}_{\mathrm{CcO}}$ or $100 \Omega$ differentially across the outputs. AC- or DC-coupling is fine. See Figure 5c for AC-coupling.

## Input AC-Coupling

The SY56216R input can accept AC-coupling from any driver. Bypass VT with a $0.1 \mu \mathrm{~F}$ low ESR capacitor to VCC as shown in Figures 4b and 4c. VT has an internal high impedance resistor divider as shown in Figure 2a, to provide a bias voltage for AC-coupling.

## Input Termination

From 1.8V CML driver. Terminate with VT tied to 1.8 V . Do not terminate 100 ohms differentially.
From 2.5V CML driver. Terminate with either VT tied to 2.5 V or 100 ohms differentially.
The input cannot be DC-coupled from a 1.2 V CML driver.

## Timing Diagrams



Figure 1. Propagation Delay

## Typical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.5, \mathrm{~V}_{\mathrm{CCO}}=1.2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}=160 \mathrm{mV}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ to $1.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise stated.


TIME (50ps/div.)
6.4Gbps, 9 inch FR4


TIME (50ps/div.)


TIME (50ps/div.)
3.2Gbps, 24 inch FR4


TIME (100ps/div.)

## Input and Output Stage



Figure 2a. Simplified Differential Input Buffer

## Single-Ended and Differential Swings



Figure 3a. Single-Ended Swing


Figure 2b. Simplified CML Output Buffer


Figure 3b. Differential Swing

## Input Interface Applications



Figure 4a. CML Interface (DC-Coupled, 1.8V, 2.5V)
Option: May connect $V_{T}$ to $V_{C C}$


Figure 4d. LVPECL Interface (DC-Coupled)


Figure 4b. CML Interface (AC-Coupled)


Figure 4e. LVDS Interface

## CML Output Termination



Figure 5a. 1.2V 1.8 V or 2.5 V CML DC-Coupled Termination


Figure 5c. CML AC-Coupled Termination ( $\mathrm{V}_{\mathrm{cco}} 1.8 \mathrm{~V}$ or 2.5 V only)


Figure 5 b . 1.8 V or $\mathbf{2 . 5 V}$ CML DC-Coupled Termination


Figure 5d. CML AC-Coupled Termination
(Vcco 1.2V only)

## Related Product and Support Documents

| Part Number | Function | Datasheet Link |
| :--- | :--- | :--- |
| HBW Solutions | New Products and Termination <br> Application Notes | http://www.micrel.com/page.do?page=/product-info/as/HBWsolutions.shtml |

## Package Information




SIDE VIEW

NOTE:

1. ALL DIMENSIUNS ARE IN MILLIMETERS
2. MAX. PACKAGE WARPAGE IS 0.05 mm
3. MAXIMUM ALLIWABE BURRS IS 0.076 mm IN ALL DIRECTIUNS
4. PIN \#I ID ON TIP WILL BE LASER/INK MARKED. DIMENSSIDN APPLIES TI METALIZED TERMINAL AND IS MEASURED
5. APPLIED ONLY FOR TERMINALS.
A. APPLIED FOR EXPOSED PAD AND TERMINALS.

## 16-Pin QFN

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA <br> TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.
© 2008 Micrel, Incorporated.

