## SN75ALS056, SN75ALS057 TRAPEZOIDAL-WAVEFORM INTERFACE BUS TRANSCEIVERS

SLLS028G - AUGUST 1987 - REVISED JUNE 1998

- Suitable for IEEE Standard 896 Applications†
- SN75ALS056 is an Octal Transceiver
- SN75ALS057 is a Quad Transceiver
- **High-Speed Advanced Low-Power Schottky** (ALS) Circuitry
- **Low Power Dissipation:** 52.5 mW/Channel Max
- **High-Impedance pnp Inputs**
- Logic-Level 1-V Bus Swing Reduces Power Consumption
- **Trapezoidal Bus Output Waveform Reduces Noise Coupling to Adjacent Lines**
- Power-Up/Power-Down Protection (Glitch Free)
- **Open-Collector Driver Outputs Allow Wired-OR Connections**
- Designed to Be a Faster, Lower-Power Functional Equivalent of National DS3896, **DS3897**

#### description

SN75ALS056 is an eight-channel, monolithic, high-speed, advanced low-power Schottky (ALS) device designed for two-way data communication in a densely backplane. The SN75ALS057 is a four-channel version with independent driver-input (Dn) and receiver-output (Rn) pins and a separate driver disable for each driver (En).



(TOP VIEW) 20 🛮 B1 D1 Γ 19 E1 R1 🛮 2 D2 [] 3 18 B2 R2 [] 4 17 ∏ E2 16 GND V<sub>CC</sub> 🛭 5 D3 [ 6 15 B3 14**∏** E3 R3 **∏** 7 13 🛮 B4

12 E4

RE

D4 | 8

R4 🛮 9

TE []

SN75ALS057 . . . DW OR N PACKAGE

These transceivers feature open-collector driver outputs with series Schottky diodes to reduce capacitive loading to the bus. By using a 2-V pullup termination on the bus, the output signal swing is approximately 1 V, which reduces the power necessary to drive the bus load capacitance. The driver outputs generate trapezoidal waveforms that reduce crosstalk between channels. The drivers are capable of driving an equivalent dc load as low as 18.5  $\Omega$ . The receivers have internal low-pass filters to further improve noise immunity.

The SN75ALS056 and SN75ALS057 are characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

† The transceivers are suitable for IEEE Standard 896 applications to the extent of the operating conditions and characteristics specified in this data sheet.



## logic symbol†



<sup>&</sup>lt;sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# logic diagram (positive logic)



<sup>&</sup>lt;sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



#### **Function Tables**

#### SN75ALS056 TRANSMIT/RECEIVE

| CONT | ROLS | CHANNELS              |    |  |  |
|------|------|-----------------------|----|--|--|
| CS   | T/R  | $A \leftrightarrow B$ |    |  |  |
| L    | Н    | T(A                   | B) |  |  |
| L    | L    | R(B A)                |    |  |  |
| Н    | Χ    |                       | )  |  |  |

#### SN75ALS057 TRANSMIT/RECEIVE

| C  | ONTROL | .S | CHANNELS |     |  |  |  |
|----|--------|----|----------|-----|--|--|--|
| TE | RE     | En | D B      | B R |  |  |  |
| L  | L      | L  | D        | R   |  |  |  |
| L  | L      | Н  | Т        | R   |  |  |  |
| L  | Н      | L  | D        | D   |  |  |  |
| L  | Н      | Н  | Т        | D   |  |  |  |
| Н  | L      | Χ  | D        | R   |  |  |  |
| Н  | Н      | Χ  | D        | D   |  |  |  |

H = high level, L = low level, R = receive, T = transmit,

D = disable, X = irrelevant

Direction of data transmission is from An to Bn for the SN75ALS056 and from Dn to Bn for the SN75ALS057. Direction of data reception is from Bn to An for the SN75ALS056 and from Bn to Rn for the SN75ALS057. Data transfer is inverting in both directions.

#### schematics of inputs and outputs



† Additional ESD protection is on the SN75ALS057, which has separate receiver-output and driver-input pins.

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)‡

| Supply voltage, V <sub>CC</sub> (see Note 1) 6 V                                     | Supply voltage, V <sub>CC</sub> (see Note 1) |
|--------------------------------------------------------------------------------------|----------------------------------------------|
| Control input voltage, V <sub>I</sub> 5.5 V                                          |                                              |
| Driver input voltage, V <sub>I</sub> 5.5 V                                           | Driver input voltage, V <sub>I</sub>         |
| Driver output voltage, VO                                                            | Driver output voltage, VO                    |
| Receiver input voltage, V <sub>I</sub>                                               | Receiver input voltage, V <sub>I</sub>       |
| Receiver output voltage, V <sub>O</sub> 5.5 V                                        | Receiver output voltage, VO                  |
| Continuous total power dissipation                                                   | Continuous total power dissipatio            |
| Storage temperature range, T <sub>stg</sub> 65°C to 150°C                            | Storage temperature range, T <sub>sta</sub>  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: DW or N package 260 °C | Lead temperature 1,6 mm (1/16 in             |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Voltage values are with respect to network ground terminal.

# SN75ALS056, SN75ALS057 TRAPEZOIDAL-WAVEFORM INTERFACE BUS TRANSCEIVERS

SLLS028G - AUGUST 1987 - REVISED JUNE 1998

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| DW      | 1025 mW                                            | 8.2 mW/°C                                      | 656 mW                                | _                                      |
| N       | 1150 mW                                            | 9.2 mW/°C                                      | 736 mW                                | _                                      |

## recommended operating conditions

|                                                             | MIN  | NOM | MAX  | UNIT |
|-------------------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                             | 4.75 | 5   | 5.25 | V    |
| High-level driver and control input voltage, VIH            | 2    |     |      | V    |
| Low-level driver and control input voltage, V <sub>IL</sub> |      |     | 0.8  | V    |
| Bus termination voltage                                     | 1.9  |     | 2.1  | V    |
| Operating free-air temperature, T <sub>A</sub>              | 0    |     | 70   | °C   |

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   |                                          |                                                                   | TTOT CONDITIONS!                                                                                                    | SN    | 75ALS0           | 56   |      |
|-------------------|------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------------------|------|------|
|                   | PARAMETER                                |                                                                   | TEST CONDITIONS <sup>†</sup>                                                                                        | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
| VIK               | Input clamp voltage at An, T/R, or CS    |                                                                   | I <sub>I</sub> = -18 mA                                                                                             |       |                  | -1.5 | V    |
| VIT               | Receiver input threshold v               | oltage at Bn                                                      |                                                                                                                     | 1.405 |                  | 1.69 | V    |
| Vон               | High-level output voltage                | at An                                                             | Bn at 1.2 V, <del>CS</del> at 0.8 V,<br>T/ <del>R</del> at 0.8V, I <sub>OH</sub> = – 400 μA                         | 2.4   |                  |      | V    |
|                   | An                                       | Bn at 2 V , CS at 0.8 V,<br>T/R at 0.8 V, I <sub>OL</sub> = 16 mA |                                                                                                                     |       | 0.5              |      |      |
| VOL               | V <sub>OL</sub> Low-level output voltage | Low-level output voltage                                          | An at 2 V, $\overline{CS}$ at 0.8 V,<br>$T/\overline{R}$ at 2 V, $V_L = 2$ V,<br>$R_L = 18.5 \Omega$ , See Figure 1 | 0.75  |                  | 1.2  | V    |
|                   |                                          | An, T/R or CS                                                     | $V_I = V_{CC}$                                                                                                      |       |                  | 40   |      |
| I <sub>IH</sub>   | High-level input current                 | Bn                                                                | V <sub>I</sub> = 2 V, V <sub>CC</sub> <u>=</u> 0 or 5.25 V,<br>An at 0.8 V, T/R at 0.8 V                            |       |                  | 100  | μΑ   |
| I <sub>IL</sub>   | Low level input current at               | An, T/R, or CS                                                    | V <sub>I</sub> = 0.4 V                                                                                              |       |                  | -400 | μΑ   |
| los               | Short-circuit output current at An       |                                                                   | An at 0, Bn at 1.2 V,<br>CS at 0.8 V, T/R at 0.8 V                                                                  | -40   |                  | -120 | mA   |
| ICC               | Supply current                           |                                                                   |                                                                                                                     |       |                  | 75   | mA   |
| C <sub>O(B)</sub> | Driver output capacitance                |                                                                   |                                                                                                                     |       | 4.5              |      | pF   |

<sup>&</sup>lt;sup>†</sup> Typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

SLLS028G - AUGUST 1987 - REVISED JUNE 1998

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | DADAMETED                                |                                                    | TEST COMPLICATE                                                                                                                | SN   | 75ALS0 | 57   | UNIT |
|-------------------|------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
|                   | PARAMETER                                |                                                    | TEST CONDITIONS                                                                                                                | MIN  | TYP†   | MAX  | UNII |
| VIK               | Input clamp voltage at Dn, En, T         | E, or RE                                           | I <sub>I</sub> = -18 mA                                                                                                        |      |        | -1.5 | V    |
| VIT               | Receiver input threshold voltage         | at Bn                                              |                                                                                                                                | 1.41 |        | 1.69 | V    |
| Vон               | High-level output voltage at Rn          |                                                    | Bn at 1.2 V, RE at 0.8 V,<br>I <sub>OH</sub> = -400 μA                                                                         | 2.4  |        |      | V    |
|                   | Rn                                       | Bn at 2 V, RE at 0.8 V,<br>I <sub>OL</sub> = 16 mA |                                                                                                                                |      | 0.5    |      |      |
| VOL               | V <sub>OL</sub> Low-level output voltage |                                                    | $\frac{Dn}{TE}$ at 2 V, En at 2 V,<br>$\frac{TE}{RL}$ at 0.8 V, V <sub>L</sub> = 2 V,<br>R <sub>L</sub> = 18.5 Ω, See Figure 1 | 0.75 |        | 1.2  | V    |
|                   |                                          | Dn, En <u>,</u><br>TE, or RE                       | VI = VCC                                                                                                                       |      |        | 40   |      |
| lін               | High-level input current                 | Bn                                                 | V <sub>I</sub> = 2 V, V <sub>CC</sub> = 0 or 5.25 V,<br><u>Dn</u> at 0.8 V, En at 0.8 V,<br><u>TE</u> at 0.8 V                 |      |        | 100  | μΑ   |
| Iμ                | Low-level input current at Dn, En        | , TE, or RE                                        | V <sub>I</sub> = 0.4 V                                                                                                         |      |        | -400 | μΑ   |
| los               | Short-circuit output current at Rn       |                                                    | Rn at 0, Bn at 1.2 V,<br>RE at 0.8 V                                                                                           | -40  |        | -120 | mA   |
| Icc               | Supply current                           |                                                    |                                                                                                                                |      |        | 40   | mA   |
| C <sub>O(B)</sub> | Driver output capacitance                |                                                    |                                                                                                                                |      | 4.5    |      | pF   |

<sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                        |                 | TO       | TEST CONDITIONS                                                                                                                                                                                   | SN75ALS056<br>DRIVER |                  |     | UNIT |
|-------------------|--------------------------------------------------|-----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|-----|------|
|                   |                                                  | (INPUT)         | (OUTPUT) |                                                                                                                                                                                                   | MIN                  | TYP <sup>†</sup> | MAX |      |
| tPLH1             | Propagation delay time, low-to-high-level output | - <del>cs</del> | Bn       | An and T/R at 2 V, V <sub>L</sub> = 2 V,                                                                                                                                                          |                      |                  | 24  | 20   |
| tPHL1             | Propagation delay time, high-to-low-level output | CS              | DII      | R <sub>L</sub> 1 = 18 $\Omega$ , C <sub>L</sub> = 30 pF,<br>R <sub>L</sub> 2 not connected, See Figure 2                                                                                          |                      |                  | 20  | ns   |
| <sup>t</sup> PLH2 | Propagation delay time, low-to-high-level output | A.D.            | Do       | $\overline{\text{CS}}$ at 0.8 V, $\overline{\text{T/R}}$ at 2 V, $V_L = 2 \text{ V}$ , $R_L 1 = 18 \Omega_{\text{J}}$ ,                                                                           |                      |                  | 19  | 20   |
| tPHL2             | Propagation delay time high-to-low-level output  | An              | Bn       | $R_L2$ not connected, $C_L = 30$ pF,<br>See Figure 2,                                                                                                                                             |                      |                  | 18  | ns   |
| tPLH3             | Propagation delay time, low-to-high-level output | <u>-</u> -      | Bn       | $\begin{split} &V_{I(An)}=5\text{ V, CS at }0.8\text{ V,}\\ &R_{L}1=18\ \Omega,\text{ C}_{L}=30\text{ pF,}\\ &R_{L}2\text{ not connected, V}_{L}=2\text{ V,}\\ &\text{See Figure }3, \end{split}$ |                      |                  | 25  |      |
| t <sub>PHL3</sub> | Propagation delay time, high-to-low-level output | T/R             | БП       |                                                                                                                                                                                                   |                      |                  | 35  | ns   |
| tTLH              | Transition time, low-to-high-level output        | An              | Bn       | CS at 0.8 V, T/R at 2 V,<br>VL = 2 V, CL = 30 pF,                                                                                                                                                 | 1                    | 3                | 11  | ns   |
| tTHL              | Transition time,<br>high-to-low-level output     | All             | ы        | $R_L 1 = 18 \Omega$ , $R_L 2$ not connected,<br>See Figure 2                                                                                                                                      | 1                    | 3                | 6   | 115  |

<sup>†</sup> Typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C



# SN75ALS056, SN75ALS057 TRAPEZOIDAL-WAVEFORM INTERFACE BUS TRANSCEIVERS

SLLS028G - AUGUST 1987 - REVISED JUNE 1998

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                        | FROM          | TO<br>(OUTPUT) | TEST CONDITIONS                                                                                                                                                                               | SN75AI<br>RECEI |     | UNIT |  |
|--------------------|--------------------------------------------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|--|
|                    |                                                  | (INPUT)       | (OUIFUI)       |                                                                                                                                                                                               | MIN             | MAX |      |  |
| <sup>t</sup> PLH4  | Propagation delay time, low-to-high-level output | Bn            | An             | $\overline{\text{CS}}$ at 0.8 V, T/ $\overline{\text{R}}$ at 0.8 V, R <sub>L</sub> 1 = 390 $\Omega$ ,                                                                                         |                 | 18  |      |  |
| <sup>t</sup> PHL4  | Propagation delay time, high-to-low-level output | ы             | All            | $R_L 2 = 1.6 \text{ k}\Omega$ , $C_L = 30 \text{ pF}$ , See Figure 4                                                                                                                          |                 | 18  | ns   |  |
| <sup>t</sup> PLZ1  | Output disable time from low level               | T/R           | An             | $\overline{\text{CS}}$ at 0.8 V, V <sub>I(Bn)</sub> = 2 V, V <sub>L</sub> = 5 V,<br>R <sub>L</sub> 1 = 390 $\Omega$ , R <sub>L</sub> 2 not connected,<br>C <sub>L</sub> = 15 pF, See Figure 3 |                 | 20  | ns   |  |
| <sup>t</sup> PZL1  | Output enable time to low level                  | T/R           | An             | $\overline{\text{CS}}$ at 0.8 V, V <sub>I</sub> (Bn) = 2 V, V <sub>L</sub> = 5 V,<br>R <sub>L</sub> 1 = 390 Ω, R <sub>L</sub> 2 = 1.6 kΩ,<br>C <sub>L</sub> = 30 pF, See Figure 3             |                 | 40  | ns   |  |
| <sup>t</sup> PHZ1  | Output disable time from high level              | T/R           | An             | $\overline{\text{CS}}$ at 0.8 V, V <sub>I</sub> (Bn) = 0, V <sub>L</sub> = 0,<br>R <sub>L</sub> 1 = 390 $\Omega$ , R <sub>L</sub> 2 not connected,<br>C <sub>L</sub> = 15 pF, See Figure 3    |                 | 17  | ns   |  |
| <sup>t</sup> PZH1  | Output enable time to high level                 | T/R           | An             | $\overline{\text{CS}}$ at 0.8 V, VI <sub>(Bn)</sub> = 0, V <sub>L</sub> = 0,<br>R <sub>L</sub> 1 not connected, R <sub>L</sub> 2 = 1.6 k $\Omega$ ,<br>C <sub>L</sub> = 30 pF, See Figure 3   |                 | 15  | ns   |  |
| t <sub>PLZ2</sub>  | Output disable time from low level               | cs            | An             | Bn at 2 V, $T/\overline{R}$ at 0.8 V, $C_L = 5$ pF,<br>$V_L = 5$ V, $R_L 1 = 390 \Omega$ ,<br>$R_L 2$ not connected, See Figure 5                                                             |                 | 18  | ns   |  |
| tPZL2              | Output enable time to low level                  | <u>cs</u>     | An             | Bn at 2 V, $T/\overline{R}$ at 0.8 V, $C_L = 30$ pF, $V_L = 5$ V, $R_L 1 = 390$ Ω, $R_L 2 = 1.6$ kΩ, See Figure 5                                                                             |                 | 15  | ns   |  |
| <sup>t</sup> PHZ2  | Output disable time from high level              | cs            | An             | Bn at 0.8 V, $T/\overline{R}$ at 0.8 V, $C_L = 5$ pF, $V_L = 0$ , $R_L 1 = 390 \Omega$ , $R_L 2$ not connected, See Figure 5                                                                  |                 | 8   | ns   |  |
| <sup>t</sup> PZH2  | Output enable time to high level                 | <del>CS</del> | An             | Bn at 0.8 V, $T/\overline{R}$ at 0.8 V, $C_L = 30$ pF, $V_L = 0$ , $R_L 1$ not connected, $R_L 2 = 1.6$ k $\Omega$ , See Figure 5                                                             |                 | 17  | ns   |  |
| t <sub>w(NR)</sub> | Receiver noise rejection pulse duration          | Bn            | An             | $\overline{\text{CS}}$ at 0.8 V, T/ $\overline{\text{R}}$ at 0.8 V, R <sub>L</sub> 1 = 390 Ω,<br>R <sub>L</sub> 2 = 1.6 kΩ, C <sub>L</sub> = 30 pF, V <sub>L</sub> = 5 V,<br>See Figure 6     | 3               |     | ns   |  |

SLLS028G - AUGUST 1987 - REVISED JUNE 1998

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER |                                                  | FROM        | TO       | TEST CONDITIONS                                                                                                                                                                         | SN  | UNIT             |     |     |
|-----------|--------------------------------------------------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|
|           |                                                  | (INPUT)     | (OUTPUT) |                                                                                                                                                                                         | MIN | TYP <sup>†</sup> | MAX |     |
| tPLH1     | Propagation delay time, low-to-high-level output | <del></del> | TE Bn    | Dn, En, $\overline{RE}$ at 2 V, $V_L = 2$ V, $R_L = 2$ not connected, $R_L = 18 \Omega$ , See Figure 2, $C_L = 30$ pF                                                                   |     |                  | 24  | no. |
| tPHL1     | Propagation delay time, high-to-low-level output | 15          |          |                                                                                                                                                                                         |     |                  | 20  | ns  |
| tPLH2     | Propagation delay time, low-to-high-level output | Dn or En    | Bn       | $\overline{\text{TE}}$ at 0.8 V, $\overline{\text{RE}}$ at 2 V,<br>V <sub>I</sub> = 2 V, R <sub>I</sub> 1 = 18 Ω,                                                                       |     |                  | 19  |     |
| tPHL2     | Propagation delay time, high-to-low-level output | DITOLEI     | Bn       | R <sub>L</sub> 2 not connected,C <sub>L</sub> = 30 pF,<br>See Figure 2                                                                                                                  |     |                  | 18  | ns  |
| tTLH      | Transition time, low-to-high-level output        | Dn or En    | En Bn    | $\overline{RE}$ at 2 V, V <sub>L</sub> = 2 V,<br>$\overline{TE}$ at 0.8 V, R <sub>L</sub> 1 = 18 $\Omega$ ,,<br>R <sub>L</sub> 2 not connected, C <sub>L</sub> = 30 pF,<br>See Figure 2 | 1   | 3                | 11  | no. |
| tTHL      | Transition time,<br>high-to-low-level output     | ווטו בוו    |          |                                                                                                                                                                                         | 1   | 3                | 6   | ns  |

<sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|                   | PARAMETER                                        |         | TO<br>(OUTPUT) | TEST CONDITIONS                                                                                                                              |     | SN75ALS057<br>RECEIVER |     |  |
|-------------------|--------------------------------------------------|---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|-----|--|
|                   |                                                  | (INPUT) | (001-01)       |                                                                                                                                              | MIN | MAX                    |     |  |
| t <sub>PLH4</sub> | Propagation delay time, low-to-high-level output | Bn      | Rn             | RE at 0.8 V, TE at 2 V, $V_L = 5 \text{ V}$ ,                                                                                                |     | 18                     | ns  |  |
| <sup>t</sup> PHL4 | Propagation delay time, high-to-low-level output | ы       | KII            | RL1 = 390 $\Omega$ ,, RL2 = 1.6 k $\Omega$ ,, CL = 30 pF, See Figure 4                                                                       |     | 18                     | 119 |  |
| tPLZ2             | Output disable time from low level               | RE      | Rn             | Bn at 2 V, $\overline{\text{TE}}$ at 2 V, $V_L = 5$ V,<br>$C_L = 5$ pF, $R_L 1 = 390 \Omega$ ,<br>$R_L 2$ not connected, See Figure 5        |     | 18                     | ns  |  |
| tPZL2             | Output enable time to low level                  | RE      | Rn             | Bn at 2 V, $\overline{\text{TE}}$ at 2 V, $V_L$ = 5 V, $C_L$ = 30 pF, $R_L$ 1 = 390 $\Omega$ , $R_L$ 2 = 1.6 k $\Omega$ , See Figure 5       |     | 15                     | ns  |  |
| <sup>t</sup> PHZ2 | Output disable time from high level              | RE      | Rn             | Bn at 0.8 V, $\overline{\text{TE}}$ at 2 V, $V_L = 0$ ,<br>$C_L = 5 \text{ pF}$ , $R_L = 390 \Omega$ ,<br>$R_L = 390 \Omega$ , Respectively. |     | 17                     | ns  |  |
| <sup>t</sup> PZH2 | Output enable time to high level                 | RE      | Rn             | Bn at 0.8 V, $\overline{\text{TE}}$ at 2 V, $V_L = 0$ , $C_L = 30$ pF, $R_L 1$ not connected, $R_L 2 = 1.6$ k $\Omega$ , See Figure 5        |     | 17                     | ns  |  |
| tw(NR)            | Receiver noise rejection pulse duration          | Bn      | Rn             | TE at 2 V, RE at 0.8 V, $V_L = 0$ ,<br>$R_L 1 = 390 \Omega$ , $R_L 2 = 1.6 k\Omega$ , $C_L = 30 pF$ ,<br>See Figure 6                        | 3   |                        | ns  |  |

SLLS028G - AUGUST 1987 - REVISED JUNE 1998

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

|       | PARAMETER                                        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                                          | SN75AL<br>DRIVER<br>RECEI | PLUS | UNIT |
|-------|--------------------------------------------------|-----------------|----------------|------------------------------------------------------------------------------------------|---------------------------|------|------|
|       |                                                  |                 |                |                                                                                          | MIN                       | MAX  |      |
| tPLH6 | Propagation delay time, low-to-high-level output | Dn              | Rn             | $\overline{\text{RE}}$ at 0.8 V, $\overline{\text{TE}}$ at 0.8 V, $R_L 1 = 390 \Omega$ , |                           | 40   | ne   |
| tPHL6 | Propagation delay time, high-to-low-level output | Dii             | Kii            | $R_L 2 = 1.6 \text{ k}\Omega$ , $C_L = 30 \text{ pF}$ , See Figure 7                     | 40                        |      | ns   |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Low-Level-Output-Voltage Test Circuit

#### PARAMETER MEASUREMENT INFORMATION



NOTE A:  $t_r = t_f \le 5$  ns from 10% to 90%

Figure 2. Driver Test Circuit and Voltage Waveforms

**VOLTAGE WAVEFORMS** 

#### PARAMETER MEASUREMENT INFORMATION



#### **TEST CIRCUIT**



**VOLTAGE WAVEFORMS** 

NOTE A:  $t_r = t_f \le 5$  ns from 10% to 90%

Figure 3. Propagation Delay From T/R to An or Bn Test Circuit and Voltage Waveforms



NOTE A:  $t_r = t_f \le 5$  ns from 10% to 90%

Figure 4. Receiver Test Circuit and Voltage Waveforms



NOTE A:  $t_f = t_f \le 5$  ns from 10% to 90%

Figure 5. Propagation Delay From CS to An or RE to Rn Test Circuit and Voltage Waveforms

#### PARAMETER MEASUREMENT INFORMATION



**VOLTAGE WAVEFORMS** 

NOTE A:  $t_r = t_f \le 5$  ns from 10% to 90%

Figure 6. Receiver Noise-Immunity Test Circuit and Voltage Waveforms



NOTE A:  $t_f = t_f \le 5$  ns from 10% to 90%

Figure 7. Driver Plus Receiver Delay-Times Test Circuits and Voltage Waveforms



www.ti.com 23-Apr-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| SN75ALS056DW     | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS056             | Samples |
| SN75ALS057DW     | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS057             | Samples |
| SN75ALS057DWR    | ACTIVE | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS057             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-Apr-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75ALS057DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 24-Apr-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75ALS057DWR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75ALS056DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75ALS057DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated