SLLS086C - SEPTEMBER 1973 - REVISED APRIL 1998

- Meets or Exceeds the Requirements of IBM™ System 360 Input/Output Interface Specification
- Operate From Single 5-V Supply
- TTL Compatible
- 3.11-V Output at I<sub>OH</sub> = -59.3 mA
- Uncommitted Emitter-Follower Output Structure for Party-Line Operation
- Short-Circuit Protection
- AND-OR Logic Configuration
- Designed for Use With Triple Line Receiver SN75124
- Designed to Be Interchangeable With N8T13 and N8T23

### D OR N PACKAGE (TOP VIEW) 16 V<sub>CC</sub> 1B 🛮 2 15 2F 1C **∏** 3 14 2E 1D **∏** 4 13 T 2D 12 2C 1E **∏** 5 1F 11 7 2B П 6 1Y 🛮 7 10 2A ∏ 2Y 9 GND []

THE SN751730 IS RECOMMENDED FOR NEW IBM 360/370 INTERFACE DESIGNS.

## description

The SN75123 is a dual line driver specifically designed to meet the input/output interface specifications for IBM System 360. It also is compatible with standard-TTL logic and supply-voltage levels.

The SN75123 low-impedance emitter-follower outputs drive terminated lines such as coaxial cable or twisted pair. Having the outputs uncommitted allows wired-OR logic to be performed in party-line applications. Output short-circuit protection is provided by an internal clamping network that turns on when the output voltage drops below approximately 1.5 V. All the inputs are in conventional TTL configuration, and the gating can be used during power-up and power-down sequences to ensure that no noise is introduced to the line.

The SN75123 is characterized for operation from 0°C to 70°C.

**FUNCTION TABLE** 

|   | INPUTS                       |   |   |   |   |   |  |  |  |
|---|------------------------------|---|---|---|---|---|--|--|--|
| Α | В                            | С | D | E | F | Υ |  |  |  |
| Н | Н                            | Н | Н | Х | Χ | Н |  |  |  |
| X | X                            | X | X | Н | Н | Н |  |  |  |
|   | All other input combinations |   |   |   |   |   |  |  |  |

H = high level, L = low level, X = irrelevant



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

IBM is a trademark of International Business Machines Corp.



# logic symbol†



 $<sup>^\</sup>dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



## schematic (each driver)



Resistor values shown are nominal.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                                       | 7 V |
|----------------------------------------------------------------------------------------------------|-----|
| Input voltage, V <sub>I</sub>                                                                      | 5 V |
| Output voltage, V <sub>O</sub> 7                                                                   | 7 V |
| Continuous total dissipation at (or below) 25°C free-air temperature (see Note 2): D package 950 m | nW  |
| N package 1150 m                                                                                   | nW  |
| Operating free-air temperature range, T <sub>A</sub> 0°C to 70                                     | )°C |
| Storage temperature range, T <sub>stq</sub> –65°C to 150                                           | )°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                       | )°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25 | V    |
| High-level input voltage, VIH                  | 2    |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>       |      |     | 0.8  | V    |
| High-level output current, IOH                 |      |     | -100 | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70   | °C   |



NOTES: 1. All voltage values, except differential input voltage, are with respect to network ground terminal.

<sup>2.</sup> For operation above 25°C free-air temperature, derate the D package to 608 mW at 70°C at the rate of 7.6 mW/°C and the N package to 736 mW at 70°C at the rate of 9.2 mW/°C.

# electrical characteristics, $V_{CC}$ = 4.75 V to 5.25 V, $T_A$ = 0°C to 70°C (unless otherwise noted)

|                    | PARAMETER                     | TEST                                                              | MIN                               | MAX          | UNIT |      |    |
|--------------------|-------------------------------|-------------------------------------------------------------------|-----------------------------------|--------------|------|------|----|
| VIK                | Input clamp voltage           | V <sub>CC</sub> = 5 V,                                            | I <sub>I</sub> = -12 mA           |              |      | -1.5 | V  |
| V <sub>I(BR)</sub> | Input breakdown voltage       | V <sub>CC</sub> = 5 V,                                            | I <sub>I</sub> = 10 mA            |              | 5.5  |      | V  |
|                    |                               | V <sub>CC</sub> = 5 V, V <sub>IH</sub> = 2 V,                     | T <sub>A</sub> = 25°C             |              | 3.11 |      | V  |
|                    |                               | $I_{OH} = -59.3$ mA, See Note 3                                   | $T_A = 0$ °C to $70$ °C           | 2.9          |      | V    |    |
| VOL                | Low-level output voltage      | V <sub>IL</sub> = 0.8 V,                                          | $I_{OL} = -240 \mu A$ ,           | See Note 3   |      | 0.15 | V  |
| ЮН                 | High-level output current     | V <sub>CC</sub> = 5 V, V <sub>IH</sub> = 4.5 V, V <sub>OH</sub> = | = 2 V, T <sub>A</sub> = 25°C, See | Note 3       | -100 | -250 | mA |
| IO(off)            | Off-state output current      | $V_{CC} = 0$ ,                                                    | VO = 3 V                          |              |      | 40   | μΑ |
| lн                 | High-level input current      | V <sub>I</sub> = 4.5 V                                            |                                   |              |      | 40   | μΑ |
| I <sub>I</sub> L   | Low-level input current       | V <sub>I</sub> = 0.4 V                                            |                                   |              | -0.1 | -1.6 | mA |
| los                | Short-circuit output current† | V <sub>CC</sub> = 5 V,                                            | T <sub>A</sub> = 25°C             |              |      | -30  | mA |
| ICCH               | Supply current, outputs high  | $V_{CC} = 5.25 \text{ V},$                                        | All inputs at 2 V,                | Outputs open |      | 28   | mA |
| ICCL               | Supply current, outputs low   | V <sub>CC</sub> = 5.25 V,                                         | All inputs at 0.8 V,              | Outputs open |      | 60   | mA |

<sup>†</sup> Not more than one output should be shorted at a time.

NOTE 3: The output voltage and current limits are valid for any appropriate combination of high and low inputs specified by the function table for the desired output.

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|      | PARAMETER                                         | 1                   | TEST CONDITIONS          |              |  |    | MAX | UNIT |
|------|---------------------------------------------------|---------------------|--------------------------|--------------|--|----|-----|------|
| tPLH | Propagation delay time, low- to high-level output | $R_L = 50 \Omega$ , | C <sub>L</sub> = 15 pF,  | See Figure 1 |  | 12 | 20  | ns   |
| tPHL | Propagation delay time, high- to low-level output | $R_L = 50 \Omega$ , | C <sub>L</sub> = 15 pF,  | See Figure 1 |  | 12 | 20  | ns   |
| tPLH | Propagation delay time, low- to high-level output | $R_L = 50 \Omega$ , | C <sub>L</sub> = 100 pF, | See Figure 1 |  | 20 | 35  | ns   |
| tPHL | Propagation delay time, high- to low-level output | $R_L = 50 \Omega$ , | C <sub>L</sub> = 100 pF, | See Figure 1 |  | 15 | 25  | ns   |

## PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ ,  $t_w = 200 \text{ ns}$ , duty cycle = 50%.
  - B. C<sub>L</sub> Includes probe and jig capacitance.

Figure 1. Test Circuit and Voltage Waveforms



## **TYPICAL CHARACTERISTICS**

# OUTPUT CURRENT VS OUTPUT VOLTAGE -300 V<sub>CC</sub> = 5 V All inputs at 2 V -250 T<sub>A</sub> = 25°C -150 0 0 1 2 3 4 5 V<sub>O</sub> - Output Voltage - V

# **APPLICATION INFORMATION**

Figure 2



Figure 3. Unbalanced Line Communication Using SN75123 and SN75124



# PACKAGE OPTION ADDENDUM

10-Dec-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| SN75123N         | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75123N             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



## \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75123N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated