SLVS060K - JUNE 1976 - REVISED APRIL 2005

- 3-Terminal Regulators
- Output Current Up To 500 mA
- No External Components



 $\mu$ A79M05 . . . KCS (TO-220) PACKAGE (TOP VIEW)



## High Power-Dissipation Capability

- Internal Short-Circuit Current Limiting
- Output Transistor Safe-Area Compensation

 $\mu \text{A79M05}, \mu \text{A79M08} \dots \text{KTP PACKAGE}$  (TOP VIEW)



# description/ordering information

This series of fixed-negative-voltage integrated-circuit voltage regulators is designed to complement the µA78M00 series in a wide range of applications. These applications include on-card regulation for elimination of noise and distribution problems associated with single-point regulation. Each of these regulators delivers up to 500 mA of output current. The internal current-limiting and thermal-shutdown features of these regulators essentially make them immune to overload. In addition to use as fixed-voltage regulators, these devices can be used with external components to obtain adjustable output voltages and currents, and also as the power-pass element in precision regulators.

#### **ORDERING INFORMATION**

| ТЈ           | V <sub>O</sub> (NOM)<br>(V) | PACKAGET                     |              | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|--------------|-----------------------------|------------------------------|--------------|--------------------------|---------------------|
|              |                             | PowerFLEX™ (KTP)             | Reel of 3000 | μΑ79M05CKTPR             | μΑ79M05C            |
| 000 / 40500  | -5                          | TO-220 (KC)                  | Tube of 50   | μΑ79M05CKC               | 47014050            |
| 0°C to 125°C |                             | TO-220, short shoulder (KCS) | Tube of 20   | μΑ79M05CKCS              | MARKING             |
|              | -8                          | PowerFLEX (KTP)              | Reel of 3000 | μΑ79M08CKTPR             | μΑ79M08C            |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerFLEX is a trademark of Texas Instruments.



### schematic



Resistor values shown are nominal.

# absolute maximum ratings over virtual junction temperature range (unless otherwise noted)

| Input voltage, V <sub>I</sub>                                | / |
|--------------------------------------------------------------|---|
| Operating virtual junction temperature, T <sub>J</sub>       | ) |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | ) |
| Storage temperature range, T <sub>stg</sub>                  | ) |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### package thermal data (see Note 1)

| PACKAGE         | BOARD $\theta$ JC $\theta$ JA |        | θ <b>JP</b> ‡ |         |
|-----------------|-------------------------------|--------|---------------|---------|
| PowerFLEX (KTP) | High K, JESD 51-5             | 19°C/W | 28°C/W        | 1.4°C/W |
| TO-220 (KC/KCS) | High K, JESD 51-5             | 17°C/W | 19°C/W        | 3°C/W   |

NOTE 1: Maximum power dissipation is a function of TJ(max),  $\theta$ JA, and TA. The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.



<sup>‡</sup> For packages with exposed thermal pads, such as QFN, PowerPAD, or PowerFLEX, θ, p is defined as the thermal resistance between the die junction and the bottom of the exposed pad.

SLVS060K - JUNE 1976 - REVISED APRIL 2005

# recommended operating conditions

|    |                                        |          | MIN   | MAX | UNIT |
|----|----------------------------------------|----------|-------|-----|------|
|    | land college                           | μΑ79M05C | -7    | -25 | V    |
| VI | Input voltage                          | μΑ79M08C | -10.5 | -25 | V    |
| lo | Output current                         |          |       | 500 | mA   |
| TJ | Operating virtual junction temperature |          | 0     | 125 | °C   |

# electrical characteristics at specified virtual junction temperature, $V_I$ = -10 V, $I_O$ = 350 mA, $T_J$ = 25°C (unless otherwise noted)

| DADAMETED                                 |                                            |                                         |                                      | μ.    |           |      |       |
|-------------------------------------------|--------------------------------------------|-----------------------------------------|--------------------------------------|-------|-----------|------|-------|
| PARAMETER                                 |                                            | TEST CONDITIONS†                        |                                      | MIN   | TYP       | MAX  | UNIT  |
| Output valta na                           | V 7V4- 05V                                 | L 5 m A to 250 m A                      |                                      | -4.8  | -5        | -5.2 |       |
| Output voltage                            | $V_{I} = -7 \text{ V to } -25 \text{ V},$  | $I_O = 5 \text{ mA to } 350 \text{ mA}$ | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | -4.75 | .75 –5.25 | ٧    |       |
| land callenge as well-flee                | $V_1 = -7 \text{ V to } -25 \text{ V}$     |                                         |                                      |       | 7         | 50   |       |
| Input voltage regulation                  | $V_{I} = -8 \text{ V to } -18 \text{ V}$   |                                         |                                      |       | 3         | 30   | mV    |
| Disale adeas                              | $V_1 = -8 \text{ V to } -18 \text{ V},$    | I <sub>O</sub> = 100 mA,                | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | 50    |           |      | .ID   |
| Ripple rejection                          | f = 120 Hz                                 | IO = 300 mA                             |                                      | 54    | 60        |      | dB    |
| Output valtage regulation                 | $I_O = 5 \text{ mA to } 500 \text{ mA}$    |                                         |                                      |       | 75        | 100  | \/    |
| Output voltage regulation                 | $I_O = 5 \text{ mA to } 350 \text{ mA}$    |                                         |                                      |       | 50        |      | mV    |
| Temperature coefficient of output voltage | I <sub>O</sub> = 5 mA,                     | $T_J = 0$ °C to 125°C                   |                                      |       | -0.4      |      | mV/°C |
| Output noise voltage                      | f = 10 Hz to 100 kHz                       |                                         |                                      |       | 125       |      | μV    |
| Dropout voltage                           |                                            |                                         |                                      |       | 1.1       |      | V     |
| Bias current                              |                                            |                                         |                                      |       | 1         | 2    | mA    |
| Bias current change                       | $V_I = -8 \text{ V to } -18 \text{ V},$    | T <sub>J</sub> = 0°C to 125°C           |                                      |       |           | 0.4  |       |
|                                           | $I_{O} = 5 \text{ mA to } 350 \text{ mA},$ | $T_J = 0$ °C to 125°C                   |                                      |       |           | 0.4  | mA    |
| Short-circuit output current              | V <sub>I</sub> = −30 V                     |                                         |                                      |       | 140       |      | mA    |
| Peak output current                       |                                            |                                         | _                                    |       | 0.65      |      | Α     |

<sup>†</sup> Pulse-testing techniques maintain  $T_J$  as close to  $T_A$  as possible. Thermal effects must be taken into account separately. All characteristics are measured with a  $2-\mu F$  capacitor across the input and a  $1-\mu F$  capacitor across the output.

# $\begin{array}{l} \mu \text{A79M00 SERIES} \\ \text{NEGATIVE-VOLTAGE REGULATORS} \end{array}$

SLVS060K - JUNE 1976 - REVISED APRIL 2005

# electrical characteristics at specified virtual junction temperature, $V_I = -19 \text{ V}$ , $I_O = 350 \text{ mA}$ , $T_J = 25^{\circ}\text{C}$ (unless otherwise noted)

| 24244555                                  |                                              |                                         |                                      | μ <b>Α</b> | A79M080 | 2    |       |
|-------------------------------------------|----------------------------------------------|-----------------------------------------|--------------------------------------|------------|---------|------|-------|
| PARAMETER                                 |                                              | TEST CONDITIONS†                        |                                      | MIN        | TYP     | MAX  | UNIT  |
| Output wells as                           | V 40.5.V/- 05.V                              | L 5 A to 050 A                          |                                      | -7.7       | -8      | -8.3 |       |
| Output voltage                            | $V_I = -10.5 \text{ V to } -25 \text{ V},$   | $I_O = 5 \text{ mA to } 350 \text{ mA}$ | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | -7.6       |         | -8.4 | V     |
| Land calle as as add Car                  | $V_I = -10.5 \text{ V to } -25 \text{ V}$    |                                         |                                      |            | 8       | 80   | >/    |
| Input voltage regulation                  | $V_{I} = -11 \text{ V to } -21 \text{ V}$    |                                         |                                      |            | 4       | 50   | mV    |
| Disaboutoutou                             | $V_1 = -11.5 \text{ V to } -21.5 \text{ V},$ | $I_O = 100 \text{ mA},$                 | $T_J = 0$ °C to 125°C                | 50         |         |      | -ID   |
| Ripple rejection                          | f = 120 Hz                                   | IO = 300 mA                             |                                      | 54         | 59      |      | dB    |
| Output voltage regulation                 | I <sub>O</sub> = 5 mA to 500 mA              |                                         |                                      |            | 90      | 160  | >/    |
|                                           | I <sub>O</sub> = 5 mA to 350 mA              |                                         |                                      |            | 60      |      | mV    |
| Temperature coefficient of output voltage | I <sub>O</sub> = 5 mA,                       | T <sub>J</sub> = 0°C to 125°C           |                                      |            | -0.6    |      | mV/°C |
| Output noise voltage                      | f = 10 Hz to 100 kHz                         |                                         |                                      |            | 200     |      | μV    |
| Dropout voltage                           | I <sub>O</sub> = 5 mA                        |                                         |                                      |            | 1.1     |      | V     |
| Bias current                              |                                              |                                         |                                      |            | 1       | 2    | mA    |
| 5:                                        | $V_I = -10.5 \text{ V to } -25 \text{ V},$   | T <sub>J</sub> = 0°C to 125°C           |                                      |            |         | 0.4  |       |
| Bias current change                       | $I_O = 5 \text{ mA to } 350 \text{ mA},$     | $T_J = 0$ °C to 125°C                   |                                      |            |         | 0.4  | mA    |
| Short-circuit output current              | V <sub>I</sub> = −30 V                       |                                         |                                      |            | 140     |      | mA    |
| Peak output current                       |                                              |                                         |                                      |            | 0.65    |      | Α     |

<sup>†</sup> Pulse-testing techniques maintain T<sub>J</sub> as close to T<sub>A</sub> as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 2-μF capacitor across the input and a 1-μF capacitor across the output.





# PACKAGE OPTION ADDENDUM

4-Feb-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UA79M05CKCS      | ACTIVE     | TO-220       | KCS                | 3    | 50             | RoHS & Green | SN                            | N / A for Pkg Type  | 0 to 125     | UA79M05C                | Samples |
| UA79M05CKVURG3   | ACTIVE     | TO-252       | KVU                | 3    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | 0 to 125     | 79M05C                  | Samples |
| UA79M08CKVURG3   | ACTIVE     | TO-252       | KVU                | 3    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | 0 to 125     | 79M08C                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

4-Feb-2021

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UA79M05CKVURG3 | TO-252          | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| UA79M08CKVURG3 | TO-252          | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UA79M05CKVURG3 | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |
| UA79M08CKVURG3 | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UA79M05CKCS | KCS          | TO-220       | 3    | 50  | 532    | 34.1   | 700    | 9.6    |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4205521-2/E







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Shape may vary per different assembly sites.

  4. Reference JEDEC registration TO-252.





NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).
- 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.





### NOTES:

- 1. Dimensions are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC registration TO-220.





## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated