## FEATURES

```
- Easy to use
    - }\mu\mathrm{ Module data acquisition system
        - All active components designed by Analog Devices, Inc.
        - 50% PCB area savings
        - Includes critical passive components
    - SPI-/QSPI-/MICROWIRE }\mp@subsup{}{}{\mathrm{ TW-/DSP-compatible serial interface}
    - Daisy-chain multiple ADAQ7980/ADAQ7988 devices
    - Versatile supply configuration with }1.8\textrm{V}/2.5\textrm{V}/3\textrm{V}/5\textrm{V logic
        interface
- High performance
    - 16-bit resolution with no missing codes
    - Throughput: }1\mathrm{ MSPS (ADAQ7980) and 500 kSPS
        (ADAQ7988)
    - INL: }\pm8\mathrm{ ppm typical and }20\mathrm{ ppm maximum
    - SNR: 91.5 dB typical at 10 kHz (unity gain)
    - THD: -105 dB at 10 kHz
    - Zero error: }\pm0.06\textrm{mV}\mathrm{ typical (unity gain)
    - Zero error temperature drift: 1.3 
- Low power dissipation
    - 21 mW typical at 1 MSPS (ADAQ7980)
    - 16.5 mW typical at 500 kSPS (ADAQ7988)
    - Flexible power-down modes
- Small, 24-lead, 5 mm * 4 mm LGA package
- Excellent ESD ratings
    - 3500 V human body model (HBM)
    - 1250 V field-induced charged device model (FICDM)
- Wide operating temperature range: - }5\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ to +125}\mp@subsup{}{}{\circ}\textrm{C
```


## APPLICATIONS

- Automated test equipment (ATE)
- Battery powered instrumentation
- Communications
- Data acquisition
- Process control
- Medical instruments


## GENERAL DESCRIPTION

The ADAQ7980/ADAQ7988 are 16-bit analog-to-digital converter (ADC) $\mu$ Module ${ }^{\circledR}$ data acquisition systems that integrate four common signal processing and conditioning blocks into a system in package (SiP) design that supports a variety of applications. These devices contain the most critical passive components, eliminating many of the design challenges associated with traditional signal chains that use successive approximation register (SAR) ADCs. These passive components are crucial to achieving the specified device performance.
The ADAQ7980/ADAQ7988 contain a high accuracy, low power, 16 -bit SAR ADC, a low power, high bandwidth, high input impedance ADC driver, a low power, stable reference buffer, and an efficient power management block. Housed within a tiny, $5 \mathrm{~mm} \times$ 4 mm LGA package, these products simplify the design process for data acquisition systems. The level of system integration of the ADAQ7980/ADAQ7988 solves many design challenges, while the devices still provide the flexibility of a configurable ADC driver feedback loop to allow gain and/or common-mode adjustments. A set of four device supplies provides optimal system performance; however, single-supply operation is possible with minimal impact on device operating specifications.
The ADAQ7980/ADAQ7988 integrate within a compact, integrated circuit (IC)-like form factor key components commonly used in data acquisition signal chain designs. The $\mu$ Module family transfers the design burden of component selection, optimization, and layout from designer to device, shortening overall design time, system troubleshooting, and ultimately improving time to market.

The serial peripheral interface (SPI)-compatible serial interface features the ability to daisy-chain multiple devices on a single, 3 -wire bus and provides an optional busy indicator. The user interface is compatible with $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, or 5 V logic.
Specified operation of these devices is from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
Table 1. Integrated SAR ADC $\mu$ Modules

| Type | 500 kSPS | 1000 kSPS |
| :--- | :--- | :--- |
| 16-Bit | ADAQ7988 | ADAQ7980 |

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Functional Block Diagram ..... 4
Specifications ..... 5
Dual-Supply Configuration ..... 5
Single-Supply Configuration ..... 9
Timing Specifications ..... 13
Absolute Maximum Ratings ..... 15
Thermal Data ..... 15
Thermal Resistance ..... 15
ESD Caution. ..... 16
Pin Configuration and Function Descriptions ..... 17
Typical Performance Characteristics ..... 18
Terminology ..... 26
Theory of Operation ..... 27
Circuit Information. ..... 27
Converter Operation ..... 27
Typical Connection Diagram ..... 28
ADC Driver Input. ..... 29
Input Protection ..... 29
Noise Considerations and Signal Settling ..... 30
PD AMP Operation ..... 33
Dynamic Power Scaling (DPS) ..... 33
Slew Enhancement. ..... 35
Effect of Feedback Resistor on Frequency Response ..... 35
Voltage Reference Input. ..... 35
Power Supply ..... 37
LDO Regulator Current-Limit and Thermal Overload Protection ..... 38
LDO Regulator Thermal Considerations ..... 38
Digital Interface ..... 38
3-Wire $\overline{C S}$ Mode Without the Busy Indicator ..... 39
3-Wire $\overline{\mathrm{CS}}$ Mode with the Busy Indicator ..... 40
4-Wire CS Mode Without the Busy Indicator. ..... 41
4-Wire CS Mode with the Busy Indicator ..... 42
Chain Mode Without the Busy Indicator ..... 43
Chain Mode with the Busy Indicator ..... 44
Application Circuits ..... 45
Nonunity Gain Configurations ..... 46
Inverting Configuration with Level Shift ..... 47
Using the ADAQ7980/ADAQ7988 With Active Filters ..... 48
Applications Information ..... 49
Layout ..... 49
Evaluating the Performance of the ADAQ7980/ADAQ7988 ..... 49
Outline Dimensions ..... 50
Ordering Guide ..... 50
Evaluation Boards ..... 50

## REVISION HISTORY

## 8/2022—Rev. A to Rev. B

Moved Figure 1 ..... 4
Changes to Signal-to-Noise Ratio (SNR) Parameter and Signal-to-Noise-and-Distortion Ratio Parameter, Table 2. ..... 5
Changes to Signal-to-Noise Ratio Parameter and Signal-to-Noise-and-Distortion Ratio Parameter, Table 4 ..... 9
8/2017—Rev. 0 to Rev. A
Changed Integrated Data Acquisition System to $\mu$ Module, Subsystem to $\mu$ Module Data Acquisition System, Subsystems to $\mu$ Module Data Acquisition Systems, and DAQ Subsystem to $\mu$ Module Data Acquisition System Throughout ..... 1
Changes to Features Section and Table 1 Title ..... 1
Moved General Description Section. ..... 1
Changes to General Description Section ..... 1
Change to 0.1 Hz to 10 Hz Voltage Noise Parameter Heading, Table 2 ..... 5
Change to 0.1 Hz to 10 Hz Voltage Noise Parameter Heading, Table 4 ..... 9
Changes to Human Body Model (HBM) Parameter and Endnote 4, Table 7. ..... 15
Change to Figure 27 Caption ..... 21
Changes to Circuit Information Section ..... 27

## TABLE OF CONTENTS


#### Abstract

Change to Table 15 Title.


## 3/2017—Revision 0: Initial Version

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## SPECIFICATIONS

## DUAL-SUPPLY CONFIGURATION

$\mathrm{VDD}=3.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}+=6.3 \mathrm{~V}$ to $7.7 \mathrm{~V}, \mathrm{~V}-=-2.5 \mathrm{~V}$ to $-0.2 \mathrm{~V}, \mathrm{VIO}=1.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, ADC driver in a unity-gain buffer configuration, $f_{\text {SAMPLE }}=1$ MSPS (ADAQ7980), and $f_{\text {SAMPLE }}=500 \mathrm{kSPS}$ (ADAQ7988), unless otherwise noted.

Table 2.


## SPECIFICATIONS

$\mathrm{VDD}=3.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}+=6.3 \mathrm{~V}$ to $7.7 \mathrm{~V}, \mathrm{~V}-=-2.5 \mathrm{~V}$ to $-0.2 \mathrm{~V}, \mathrm{VIO}=1.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, ADC driver in a unity-gain buffer configuration, and $\mathrm{f}_{\text {SAMPLE }}=1$ MSPS (ADAQ7980) and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ (ADAQ7988), unless otherwise noted.

Table 3.


## SPECIFICATIONS

Table 3.


## SPECIFICATIONS

Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VIO |  |  | 0.3 | 0.34 | mA |
| V+N- |  |  | 1.5 | 2.0 | mA |
| VDD |  |  | 1.45 | 1.6 | mA |
| ADAQ7980 Power Dissipation | 1 MSPS |  |  |  |  |
| V+N-NDD |  |  | 20 | 36 | mW |
|  | 1 kSPS , dynamic power scaling enabled ${ }^{3}$ |  | 5.8 | 9 | mW |
| VIO |  |  | 1.0 | 1.9 | mW |
| Total |  |  | 21 | $37.9^{4}$ | mW |
| ADAQ7988 Current Draw |  |  |  |  |  |
| VIO |  |  | 0.15 | 0.17 | mA |
| V+N- |  |  | 1.35 | 1.85 | mA |
| VDD |  |  | 0.73 | 0.8 | mA |
| ADAQ7988 Power Dissipation | 500 kSPS |  |  |  |  |
| V+N-NDD |  |  | 16 | 26.5 | mW |
|  | 1 kSPS , dynamic power scaling enabled ${ }^{3}$ |  | 5.8 | 9 | mW |
| VIO |  |  | 0.5 | 0.95 | mW |
| Total |  |  | 16.5 | 27.54 | mW |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specified Performance | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | -55 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

1 With all digital inputs forced to VIO or GND as required.
2 During the acquisition phase.
${ }^{3}$ Dynamic power scaling duty cycle is $10 \%$.
${ }^{4}$ Calculated with the maximum supply differential and not the typical supply values.

## SPECIFICATIONS

## SINGLE-SUPPLY CONFIGURATION

$\mathrm{VDD}=\mathrm{V}+=5.0 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{VIO}=1.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, the ADC driver in a unity-gain buffer configuration, and $f_{\text {SAMPLE }}=1$ MSPS (ADAQ7980) and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ (ADAQ7988), unless otherwise noted.

Table 4.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 16 |  |  | Bits |
| SYSTEM ACCURACY <br> Differential Nonlinearity Error ${ }^{1}$ Integral Nonlinearity Error ${ }^{1}$ Transition Noise Gain Error Gain Error Temperature Drift Zero Error Zero Error Temperature Drift Common-Mode Rejection Ratio Power Supply Rejection Ratio Positive | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}+=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -14 \\ & -20 \\ & -0.013 \\ & -0.5 \\ & 103 \\ & 75 \end{aligned}$ | $\begin{aligned} & \pm 7 \\ & \pm 8 \\ & 0.8 \\ & \pm 0.002 \\ & 0.1 \\ & \pm 0.06 \\ & 0.35 \\ & 133 \\ & \\ & 92 \end{aligned}$ | $\begin{aligned} & +14 \\ & +20 \\ & \\ & +0.013 \\ & 0.4 \\ & +0.5 \\ & 1.75 \end{aligned}$ | ppm ${ }^{2}$ <br> ppm ${ }^{2}$ <br> LSB ${ }^{2}$ rms <br> \%FS <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB <br> dB |
| SYSTEM AC PERFORMANCE <br> Dynamic Range <br> Total RMS Noise <br> Oversampled Dynamic Range <br> Signal-to-Noise Ratio <br> Spurious-Free Dynamic Range <br> Total Harmonic Distortion <br> Signal-to-Noise-and-Distortion Ratio Effective Number of Bits Noise Free Code Resolution | $\begin{aligned} & f_{\text {ODR }}=10 \mathrm{kSPS} \\ & \text { Input frequency }\left(\mathrm{f}_{\mathrm{IN}}\right)=10 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{N}}=10 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 86.5 \\ \\ 86.3 \\ 14.1 \end{gathered}$ | 89 <br> 41.4 <br> 109 <br> 88.7 <br> 103 <br> -113 <br> 88.4 <br> 14.4 <br> 13.5 | $-100$ | $\mathrm{dB}^{3}$ <br> $\mu \mathrm{V}$ rms $\mathrm{dB}^{3}$ <br> $\mathrm{dB}^{3}$ <br> $\mathrm{dB}^{3}$ <br> $\mathrm{dB}^{3}$ <br> $\mathrm{dB}^{3}$ <br> Bits <br> Bits |
| SYSTEM SAMPLING DYNAMICS <br> Conversion Rate <br> ADAQ7980 <br> ADAQ7988 <br> Transient Response <br> -3 dB Input Bandwidth <br> -1 dB Frequency <br> -0.1 dB Frequency <br> 0.1 Hz to 10 Hz Voltage Noise <br> Aperture Delay <br> Aperture Jitter | $\begin{aligned} & \mathrm{VIO} \geq 3.0 \mathrm{~V} \\ & \mathrm{VIO} \geq 1.7 \mathrm{~V} \\ & \mathrm{VIO} \geq 1.7 \mathrm{~V} \end{aligned}$ <br> Full-scale step ADC driver RC filter ADC driver RC filter ADC driver RC filter | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 430 \\ & 4.42 \\ & 2.2 \\ & 0.67 \\ & 17 \\ & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 833 \\ & 500 \\ & 500 \end{aligned}$ | MSPS <br> kSPS <br> kSPS <br> ns <br> MHz <br> MHz <br> MHz <br> $\mu \vee p-p$ <br> ns <br> ns |

${ }^{1}$ Nonlinearity guaranteed over input voltage range. Codes below 150 mV are not represented with a unipolar supply configuration.
${ }^{2}$ LSB means least significant bit. With the 3.3 V input range, $1 \mathrm{LSB}=50.4 \mu \mathrm{~V}$, and $1 \mathrm{LSB}=15.26 \mathrm{ppm}$.
${ }^{3}$ All specifications in dB are referred to a full-scale input, FSR. Tested with an input signal at 0.5 dB below full scale, unless otherwise specified.

## SPECIFICATIONS

$\mathrm{VDD}=\mathrm{V}+=5.0 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{VIO}=1.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, the ADC driver in a unity-gain buffer configuration, and $\mathrm{f}_{\text {SAMPLE }}=1$ MSPS (ADAQ7980) and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ (ADAQ7988), unless otherwise noted.

Table 5.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE <br> Input Voltage Range <br> Load Current <br> Buffer Input <br> Resistance <br> Capacitance <br> Bias Current <br> Offset Voltage <br> Offset Voltage Drift <br> Voltage Noise <br> Voltage Noise 1/f Corner Frequency <br> Current Noise <br> 0.1 Hz to 10 Hz Voltage Noise <br> Linear Output Current <br> Short-Circuit Current | Voltage at REF pin <br> REFOUT <br> REF <br> REF $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{f}_{\mathrm{N}}=100 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{N}}=100 \mathrm{kHz} \end{aligned}$ <br> REFOUT <br> REFOUT sinking/sourcing | 2.4 | $\begin{aligned} & 330 \\ & 50 \\ & 1 \\ & 470 \\ & 9 \\ & 0.2 \\ & 5.9 \\ & 8 \\ & 0.6 \\ & 54 \\ & \pm 40 \\ & 73 / 63 \end{aligned}$ | $V+-1.3$ <br> 720 <br> 125 <br> 1.5 | V <br> $\mu \mathrm{A}$ <br> M $\Omega$ <br> pF <br> nA <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{nV} / \mathrm{Hzz}$ <br> Hz <br> $\mathrm{pA} / \mathrm{Hz}$ <br> nV rms <br> mA <br> mA |
| ADC DRIVER CHARACTERISTICS <br> Specified Voltage Range <br> Absolute Input Voltage <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Input Voltage Noise <br> 1/f Corner Frequency <br> 0.1 Hz to 10 Hz Voltage Noise <br> Input Current <br> Noise <br> Bias <br> Offset <br> Input Offset Voltage <br> Open-Loop Gain <br> Input Resistance <br> Common Mode <br> Differential Mode <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Output Overdrive Recovery Time <br> Linear Output Current <br> Short-Circuit Current | IN+, IN-, AMP_OUT <br> $\operatorname{IN}+, \operatorname{IN}-$, AMP_OUT <br> ADCN $\begin{aligned} & G=+1, V_{\text {AMP_OUT }}=0.02 \mathrm{~V} p-p \\ & G=+1, V_{\text {AMP_OUT }}=2 \mathrm{Vp-p} \\ & G=+1, V_{\text {AMP_OUT }}=0.1 \mathrm{Vp-p} \\ & G=+1, V_{\text {AMP_OUT }}=2 \mathrm{~V} \mathrm{step} \\ & G=+1, V_{\text {AMP_OUT }}=3.15 \mathrm{~V} \text { step } \\ & f=100 \mathrm{kHz} \end{aligned}$ <br> $\mathrm{f}=100 \mathrm{kHz}$ <br> $\mathrm{IN}+, \mathrm{IN}-$ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> $\mathrm{IN}+, \mathrm{IN}-$ <br> $\mathrm{IN}+, \mathrm{IN}-$ <br> Specified performance $\mathrm{V}_{\mathbb{N}^{+}}=10 \% \text { overdrive, } \mathrm{f}_{\mathbb{N}}=10 \mathrm{kHz}$ <br> Sinking/sourcing | $\begin{aligned} & 0.15 \\ & -0.1 \\ & -0.1 \end{aligned}$ | 31 <br> 30 <br> 4 <br> 31 <br> 20 <br> 5.9 <br> 8 <br> 54 <br> 0.6 <br> 470 <br> 0.4 <br> 9 <br> 109 <br> 50 <br> 260 <br> 1 <br> 800 <br> $\pm 40$ <br> 73/63 | $V_{\text {REF }}$ <br> $\mathrm{V}+-1.3$ <br> +0.1 <br> 720 <br> 125 <br> V+-1.3 | V <br> V <br> V <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> $\mathrm{nV} / \mathrm{VHz}$ <br> Hz <br> nV rms <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> nA <br> nA <br> $\mu \mathrm{V}$ <br> dB <br> M $\Omega$ <br> k $\Omega$ <br> pF <br> V <br> ns <br> mA <br> mA |
| DIGITAL INPUTS <br> Logic Levels Input Voltage Low ( $\mathrm{V}_{\text {IL }}$ ) | $\begin{aligned} & \mathrm{VIO}>3.0 \mathrm{~V} \\ & \mathrm{VIO} \leq 3.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.3 \\ & -0.3 \end{aligned}$ |  | $\begin{aligned} & +0.3 \times V I O \\ & +0.1 \times \mathrm{VIO} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

## SPECIFICATIONS

Table 5.


## SPECIFICATIONS

Table 5.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| V+N- |  |  | 1.3 | 2.0 | mA |
| VDD |  |  | 1.45 | 1.6 | mA |
| ADAQ7980 Power Dissipation | 1MSPS |  |  |  |  |
| V+N-NDD |  |  | 13.75 | 36 | mW |
|  | 1 kSPS, ADC driver dynamic power scaling enabled ${ }^{3}$ |  | 2.9 | 9 | mW |
| VIO |  |  | 1.0 | 1.9 | mW |
| Total |  |  | 14.75 | $37.9^{4}$ | mW |
| ADAQ7988 Current Draw |  |  |  |  |  |
| VIO |  |  | 0.15 | 0.17 | mA |
| V+N- |  |  | 1.15 | 1.85 | mA |
| VDD |  |  | 0.73 | 0.8 | mA |
| ADAQ7988 Power Dissipation | 500 kSPS |  |  |  |  |
| V+N-NDD |  |  | 9.4 | 26.5 | mW |
|  | 1 kSPS, ADC driver dynamic power scaling enabled ${ }^{3}$ |  | 2.9 | 9 | mW |
| VIO |  |  | 0.5 | 0.95 | mW |
| Total |  |  | 9.9 | $27.5^{4}$ | mW |
| TEMPERATURE RANGE Specified Performance | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | -55 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

1 With all digital inputs forced to VIO or GND as required.
2 During the acquisition phase.
${ }^{3}$ Dynamic power scaling duty cycle is $10 \%$.
${ }^{4}$ Calculated with the maximum supply differential and not the typical supply values.

## SPECIFICATIONS

## TIMING SPECIFICATIONS

$\mathrm{VDD}=3.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{VIO}=1.7 \mathrm{~V}$ to 5.5 V , and $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted In addition to Figure 2 and Figure 3 , see Figure 72, Figure 74, Figure 76, Figure 78, Figure 80, and Figure 82 for the additional timing diagrams detailed in Table 6.

Table 6.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Min \& Typ \& Max \& Unit \\
\hline \begin{tabular}{l}
CONVERSION TIME: CNV RISING EDGE TO DATA AVAILABLE \\
VIO Above 3.0 V (ADAQ7980) \\
VIO Above 1.7 V (ADAQ7980) \\
ADAQ7988
\end{tabular} \& t Conv \& \[
\begin{array}{|l|}
500 \\
500 \\
500 \\
\hline
\end{array}
\] \& \& \[
\begin{aligned}
\& 710 \\
\& 800 \\
\& 1200 \\
\& \hline
\end{aligned}
\] \& ns
ns
ns \\
\hline \[
\begin{aligned}
\& \text { ACQUISITION PHASE }{ }^{1} \\
\& \text { ADAQ7980 } \\
\& \text { ADAQ7988 }
\end{aligned}
\] \& \(t_{\text {ACQ }}\) \& \[
\begin{aligned}
\& 290 \\
\& 800
\end{aligned}
\] \& \& \& \[
\begin{aligned}
\& \text { ns } \\
\& \text { ns } \\
\& \text { ns }
\end{aligned}
\] \\
\hline \begin{tabular}{l}
TIME BETWEEN CONVERSIONS \\
VIO Above 3.0 V (ADAQ7980) \\
VIO Above 1.7 V (ADAQ7980) \\
VIO Above 1.7 V (ADAQ7988)
\end{tabular} \& \(\mathrm{t}_{\mathrm{CYC}}\) \& \[
\begin{array}{|l|}
1000 \\
1200 \\
2000 \\
\hline
\end{array}
\] \& \& \& \[
\begin{aligned}
\& \text { ns } \\
\& \text { ns } \\
\& \text { ns }
\end{aligned}
\] \\
\hline \begin{tabular}{l}
\(\overline{\overline{C S}}\) MODE \\
CNV Pulse Width \\
SCK Period \\
VIO Above 4.5 V \\
VIO Above 3.0 V \\
VIO Above 1.7 V \\
CNV or SDI Low to SDO D15 MSB Valid \\
VIO Above 3.0 V \\
VIO Above 1.7 V \\
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance SDI Valid Hold Time from CNV Rising Edge \\
VIO Above 3.0 V \\
VIO Above 1.7 V
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{t}_{\mathrm{CNVH}}\) \(\mathrm{t}_{\mathrm{SCK}}\) \\
ten \\
\(t_{\text {DIS }}\) \\
thsolicnv
\end{tabular} \& \begin{tabular}{l}
10 \\
10.5 \\
12 \\
22 \\
2 \\
10
\end{tabular} \& \& \[
\begin{aligned}
\& 10 \\
\& 40 \\
\& 20
\end{aligned}
\] \& \[
\begin{array}{|l}
\text { ns } \\
\text { ns } \\
\text { ns } \\
\text { ns } \\
\text { ns } \\
\text { ns } \\
\text { ns } \\
\text { ns } \\
\text { ns }
\end{array}
\] \\
\hline \begin{tabular}{l}
CHAIN MODE \\
SCK Period \\
VIO Above 4.5 V \\
VIO Above 3.0 V \\
VIO Above 1.7 V \\
SDI Valid Hold Time from CNV Rising Edge SCK Valid Setup Time from CNV Rising Edge SCK Valid Hold Time from CNV Rising Edge SDI Valid Setup Time from SCK Falling Edge SDI Valid Hold Time from SCK Falling Edge SDI High to SDO High (with Busy Indicator) VIO Above 3.0 V VIO Above 1.7 V
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{t}_{\mathrm{SCK}}\) \\
\(t_{\text {HSDICNV }}\) \\
tssckcnv \\
thsckenv \\
tssdisck \\
\(\mathrm{t}_{\text {HSDISCK }}\) \\
\(t_{\text {DSDOSDI }}\)
\end{tabular} \& \[
\begin{array}{|l|}
\hline 11.5 \\
13 \\
23 \\
0 \\
5 \\
5 \\
2 \\
3
\end{array}
\] \& \& \[
\begin{aligned}
\& 15 \\
\& 22
\end{aligned}
\] \& ns
ns
ns
ns
ns
ns
ns
ns
ns
ns \\
\hline \begin{tabular}{l}
SCK \\
Low Time \\
VIO Above 3.0 V \\
VIO Above 1.7 V \\
High Time \\
VIO Above 3.0 V \\
VIO Above 1.7 V
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{t}_{\mathrm{SCKL}}\) \\
\(\mathrm{t}_{\mathrm{SCKH}}\)
\end{tabular} \& \[
\begin{array}{|l}
4.5 \\
6 \\
4.5 \\
6
\end{array}
\] \& \& \& ns
ns

ns
ns <br>
\hline
\end{tabular}

## SPECIFICATIONS

Table 6.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Falling Edge to Data Remains Valid | $\mathrm{t}_{\text {HSDO }}$ | 3 |  |  | ns |
| Falling Edge to Data Valid Delay | $\mathrm{t}_{\text {SSDO }}$ |  |  |  |  |
| VIO Above 4.5 V |  |  |  | 9.5 | ns |
| VIO Above 3.0 V |  |  |  | 11 | ns |
| VIO Above 1.7 V |  |  |  | 21 | ns |
| SDI VALID SETUP TIME From CNV RISING EDGE | tssolicnv | 5 |  |  | ns |

[^0]

Figure 2. Load Circuit for Digital Interface Timing

${ }^{1} \mathrm{FOR}$ VIO $\leq 3.0 \mathrm{~V}, \mathrm{X}=90$, AND $\mathrm{Y}=10$; FOR VIO $>3.0 \mathrm{~V}, \mathrm{X}=70$, AND $\mathrm{Y}=30$.
${ }^{2}$ MINIMUM $V_{I H}$ AND MAXIMUM V $V_{I L}$ USED. SEE DIGITAL INPUTS
SPECIFICATIONS IN TABLE 3 OR TABLE 5.
Figure 3. Voltage Levels for Timing

## ABSOLUTE MAXIMUM RATINGS

$T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 7.

| Parameter | Rating |
| :--- | :--- |
| V+ to V- | 11 V |
| V+ to GND | -0.3 V to +11 V |
| V- to GND | -11 V to +0.3 V |
| VDD to GND | -0.3 V to +24 V |
| REF_OUT/NIO to GND | -0.3 V to +6 V |
| IN+/IN-/REF to GND | $\mathrm{V}--0.7 \mathrm{~V}$ to $\mathrm{V}++0.7 \mathrm{~V}$ |
| AMP_OUT/ADCN to GND | -0.3 V to V REF +0.3 V or |
|  | $\pm 130 \mathrm{~mA}$ |
| Differential Analog Input Voltage | $\pm 1 \mathrm{~V}$ |
| (IN+ - IN-) |  |
| Digital Input ${ }^{1}$ Voltage to GND | -0.3 V to VIO +0.3 V |
| Digital Output ${ }^{2}$ Voltage to GND | -0.3 V to VIO +0.3 V |
| Input Current to Any Pin Except Supplies ${ }^{3}, 4$ | $\pm 10 \mathrm{~mA}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| ESD |  |
| $\quad$ Human Body Model (HBM) | 3500 V |
| Field Induced Charged Device Model (FICDM) | 1250 V |

1 The digital input pins include the following: CNV, SDI, and SCK.
2 The digital output pin is SDO.
${ }^{3}$ Transient currents of up to 100 mA do not cause SCR latch-up.
${ }_{4}$ Condition applies when power is provided to the device.
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL DATA

Absolute maximum ratings apply individually only, not in combination. The ADAQ7980/ADAQ7988 can be damaged when the junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) limits are exceeded. Monitoring ambient temperature does not guarantee that $T_{j}$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature $\left(T_{A}\right)$ may have to be derated.
In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum $\mathrm{T}_{\mathrm{A}}$ can exceed the maximum limit as long as the junction temperature is within specification limits. The $\theta_{\mathrm{JA}}$ of the package is based on modeling and calculation using a 4-layer board. The $\theta_{\mathrm{JA}}$ is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board
design is required. The $\theta_{\mathrm{JA}}$ value may vary depending on PCB material, layout, and environmental conditions.

## THERMAL RESISTANCE

Thermal resistance values specified in Table 8 were calculated based on JEDEC specifications and must be used in compliance with JESD51-12. Because the product contains more than one silicon device, only the worst case junction temperature is reported.
Table 8. Thermal Resistance

| Package Type ${ }^{1,2}$ | $\theta_{\mathrm{JA}}$ | $\theta_{\mathrm{JC} \text { TOP }}{ }^{2}$ | $\boldsymbol{\Psi}_{\mathrm{JT}}$ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| CC-24-2 | 65 | 103 | 12.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 1 | These values represent the worst case die junction in the package. |  |  |  |
| 2 |  |  |  |  | | Table 8 values were calculated based on the standard JEDEC test conditions |
| :--- |
| defined in Table 9, unless otherwise specified. |

Only use $\theta_{\mathrm{JA}}$ and $\theta_{\mathrm{Jc}}$ top to compare thermal performance of the package of the device with other semiconductor packages when all test conditions listed are similar. One common mistake is to use $\theta_{\mathrm{JA}}$ and $\theta_{\mathrm{Jc}}$ to estimate the junction temperature in the system environment. Instead, using $\Psi_{\mathrm{JT}}$ is a more appropriate way to estimate the worst case junction temperature of the device in the system environment. First, take an accurate thermal measurement of the top center of the device (on the mold compound in this case) while the device operates in the system environment. This measurement is known in the following equation as $\mathrm{T}_{\text {Top }}$. This equation can then be used to solve for the worst case $\mathrm{T}_{\mathrm{j}}$ in that given environment as follows:
$T_{J}=\psi_{J T} \times P+T_{T O P}$
where:
$\psi_{J T}$ is the junction to top thermal characterization number as specified in data sheet.
$P$ refers to total power dissipation in the chip (W).
$T_{\text {Top }}$ refers to the package top temperature ( ${ }^{\circ} \mathrm{C}$ ) and is measured at the top center of the package in the environment of the user.

## ABSOLUTE MAXIMUM RATINGS

Table 9. Standard JEDEC Test Conditions

| Test Conditions | $\theta_{\text {JA }}$ | $\theta_{\mathrm{JC}}$ | $\theta_{\text {JB }}$ |
| :---: | :---: | :---: | :---: |
| Main Heat Transfer Mode | Convection | Conduction | Conduction |
| Board Type | 2S2P | 1SOP | 2S2P |
| Board Thickness | 1.6 mm | 1.6 mm | 1.6 mm |
| Board Dimension | If package length is $<27 \mathrm{~mm}, 76.2 \mathrm{~mm} \times$ 114.3 mm ; otherwise, $101.6 \mathrm{~mm} \times 114.3$ mm | If package length is $<27 \mathrm{~mm}, 76.2 \mathrm{~mm} \times$ 114.3 mm ; otherwise, $101.6 \mathrm{~mm} \times 114.3$ mm | If package length is $<27 \mathrm{~mm}, 76.2 \mathrm{~mm} \times$ 114.3 mm ; otherwise, $101.6 \mathrm{~mm} \times 114.3$ mm |
| Signal Traces Thickness | 0.07 mm | 0.07 mm | 0.07 mm |
| PWR/GND Traces Thickness | 0.035 mm | 0.035 mm | 0.035 mm |
| Thermal Vias | Use thermal vias with 0.3 mm diameter, 0.025 mm plating, and 1.2 mm pitch whenever a package has an exposed thermal pad; vias numbers are maximized to cover the area of the exposed paddle | Use thermal vias with 0.3 mm diameter, 0.025 mm plating, and 1.2 mm pitch whenever a package has an exposed thermal pad; vias numbers are maximized to cover the area of the exposed paddle | Use thermal vias with 0.3 mm diameter, 0.025 mm plating, and 1.2 mm pitch whenever a package has an exposed thermal pad; vias numbers are maximized to cover the area of the exposed paddle |
| Cold Plate | Not applicable | Cold plate attaches to either package top or bottom depending on the path of least thermal resistance | Fluid cooled, ring style cold plate that clamps both sides of the test board such that heat flows from package radially in the plane of the test board |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. Charged devi- <br> ces and circuit boards can discharge without detection. Although <br> this product features patented or proprietary protection circuitry, <br> damage may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to avoid <br> performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

Table 10. Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 | IN+ | AI | ADC Driver Noninverting Input. |
| 2 | IN- | AI | ADC Driver Inverting Input. |
| 3 | AMP_OUT | Al, AO | ADC Driver Output and ADC Input Before Low-Pass Filter (LPF). |
| 4 | ADCN | AI | Analog Input Ground Sense. Connect this pin to the analog ground plane or to a remote sense ground. |
| $\begin{aligned} & 5 \text { to } 7,9,18, \\ & 22 \end{aligned}$ | GND | P | Ground. |
| 8 | V- | P | Negative Power Supply Line for the ADC Driver. This pin requires a 100 nF capacitor to GND for best operation. Connect this pin to ground for single-supply operation. |
| 10 | $\overline{\text { PD_REF }}$ | DI | Active Low Power-Down Signal for Reference Buffer. When powered down, the reference buffer output enters a high impedance (high-Z) state. |
| 11 | $\overline{\text { PD_AMP }}$ | DI | Active Low Power-Down Signal for ADC Driver. When powered down, the reference buffer output enters a high-Z state. |
| 12 | LDO_OUT | P | Regulated 2.5 Output Voltage from On-Board LDO. An internal $2.2 \mu \mathrm{~F}$ bypass capacitor to GND is provided. |
| 13 | CNV | DI | Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions and selects the interface mode of the device, chain, or $\overline{\mathrm{CS}}$ mode. In $\overline{\mathrm{CS}}$ mode, it enables the SDO pin when low. In chain mode, read the data when CNV is high. |
| 14 | SDO | DO | Serial Data Output. The conversion result is output on this pin. SDO synchronizes with SCK. |
| 15 | SCK | DI | Serial Data Clock Input. When the device is selected, the conversion result is shifted out onto SDO by this clock. |
| 16 | SDI | DI | Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows. <br> When SDI is low during the CNV rising edge, chain mode is selected. In this mode, SDI is used as a data input to daisy-chain the conversion results of two or more ADCs onto a single SDO line. The digital data level on SDI is output on SDO with a delay of 16 SCK cycles. <br> When SDI is high during the CNV rising edge, $\overline{\mathrm{CS}}$ mode is selected. In this mode, either SDI or CNV can enable the serial output signals when low; if SDI or CNV is low when the conversion is complete, the busy indicator feature is enabled. |
| 17 | VIO | P | Input/Output Interface Digital Power. VIO is nominally at the same supply as the host interface ( $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, or 5 V ). |
| 19 | $\overline{\text { PD_LDO }}$ | DI | Active Low Power-Down Signal for LDO. When powered down, the LDO output enters a high-Z state. For a continuously enabled state or for automatic startup, tie PD _LDO to the VDD pin (Pin 20). |
| 20 | VDD | P | Regulator Input Supply. Bypass VDD to GND with a $2.2 \mu \mathrm{~F}$ capacitor. |
| 21 | V+ | P | Positive Power Supply Line for the ADC Driver and Reference Buffer. This pin can be tied to VDD as long as headroom for the reference buffer is maintained. This pin requires a 100 nF capacitor to GND for best operation. |
| 23 | REF | AI | External Reference Signal. REF is the noninverting input of on-board reference buffer. Connect an external reference source to this pin. A low-pass filter may be required between the reference source and this pin to band limit noise generated by the reference source. |
| 24 | REF_OUT | AO | Reference Buffer Output. This pin provides access to the buffered reference signal presented to the ADC. |

[^1]
## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VDD}=3.5 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}+=6.3 \mathrm{~V}$ to $7.7 \mathrm{~V}, \mathrm{~V}-=-1.0 \mathrm{~V}$ to $-2.5 \mathrm{~V}, \mathrm{VIO}=1.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{ADC}$ driver in a unity-gain buffer configuration, $f_{\text {SAMPLE }}=1$ MSPS (ADAQ7980), $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}\left(\right.$ ADAQ7988), and $\mathrm{f}_{\mathrm{f}}=10 \mathrm{kHz}$, unless otherwise noted.


Figure 5. Integral Nonlinearity vs. Code, REF = 5 V


Figure 6. Integral Nonlinearity vs. Code, $V+=V D D=5 V, V-=0 V, R E F=3.3 \mathrm{~V}$


Figure 7. FFT, REF $=5 \mathrm{~V}$


Figure 8. Differential Nonlinearity vs. Code, REF $=5 \mathrm{~V}$


Figure 9. Differential Nonlinearity vs. Code, $V+=V D D=5 V, V-=0 V, R E F=$ 3.3 V


Figure 10. FFT, REF $=2.5 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. Histogram of a DC Input at the Code Center, REF $=5 \mathrm{~V}$


Figure 12. Histogram of a DC Input at the Code Transition, $R E F=5 \mathrm{~V}$


Figure 13. SNR, SINAD, and ENOB vs. Reference Voltage


Figure 14. Histogram of a DC Input at the Code Center, REF $=2.5 \mathrm{~V}$


Figure 15. Noise Floor vs. Input Level


Figure 16. THD and SFDR vs. Reference Voltage

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 17. SINAD and THD vs. Frequency


Figure 18. SNR and SINAD vs. Temperature


Figure 19. THD vs. Temperature


Figure 20. ADC Driver Small Signal Frequency Response for Various Gains


Figure 21. ADC Driver Small Signal Frequency Response for Various Supply Voltages


Figure 22. Large Signal Frequency Response for Various Temperatures

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 23. ADC Driver Small Signal Frequency Response for Various Temperatures


Figure 24. ADC Driver Large Signal Frequency Response for Various Gains


Figure 25. Frequency Response for Various Output Voltages


Figure 26. ADC Driver Small Signal 0.1 dB Bandwidth


Figure 27. 0.1 Hz to 10 Hz Voltage Noise


Figure 28. ADC Driver and Reference Buffer Quiescent Supply Current vs. Temperature for Various Supplies

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 29. Recovery Time vs. Overload Duration


Figure 30. ADC Driver Open-Loop Gain and Phase vs. Frequency


Figure 31. ADC Driver Dynamic Power Scaling Turn-On Time vs. Temperature for Various Supply Voltages


Figure 32. ADC Driver Dynamic Power Scaling Turn On Time vs. Supply Voltage


Figure 33. Supply Current vs. ADC Driver and Reference Buffer Turn-Off Response Time for Various Supplies


Figure 34. Supply Current vs. ADC Driver and Reference Buffer Turn-Off Response Time for Various Temperatures

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 35. CMRR and PSRR vs. Frequency


Figure 36. ADC Driver and Reference Buffer Power-Down Threshold vs. Supply Voltage from Ground for Various Temperatures


Figure 37. Gain Error vs. Temperature


Figure 38. Reference Buffer Input Offset Voltage vs. Temperature


Figure 39. ADC Driver and Reference Buffer Static Supply Current vs. Temperature for Various Supplies


Figure 40. ADC Driver and Reference Buffer Dynamic Supply Current vs. Temperature for Various Supplies

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 41. Total ADC Driver and Reference Buffer Power-Down (PD) Current vs. Temperature


Figure 42. Offset Error vs. Temperature


Figure 43. LDO Current vs. Temperature for Various Supplies


Figure 44. Total Operating Current vs. Sample Rate for Various Supplies


Figure 45. Output Voltage (LDO_OUT) vs. Temperature


Figure 46. Output Voltage (LDO_OUT) vs. Load Current (LOAD)

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 47. Output Voltage (LDO_OUT) vs. VDD


Figure 48. LDO PD Current vs. Temperature


Figure 49. LDO Dropout Voltage vs. Load Current (lload), LDO_OUT = 2.5 V


Figure 50. LDO_OUT vs. $V_{D D}$ in Dropout, LDO_OUT $=2.5 \mathrm{~V}$


Figure 51. Forward/Off Isolation vs. Frequency

## TERMINOLOGY

## Integral Nonlinearity Error (INL)

INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight

## Differential Nonlinearity Error (DNL)

In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

## Zero Error

The first transition occurs at a level $1 / 2$ LSB above analog ground ( $38.1 \mu \mathrm{~V}$ for the 0 V to 5 V range). The offset error is the deviation of the actual transition from that point.

## Gain Error

The last transition (from 111 ... 10 to 111 ... 11) occurs for an analog voltage $11 / 2$ LSB below the nominal full scale $(4.999886 \mathrm{~V}$ for the 0 V to 5 V range). The gain error is the deviation of the actual level of the last transition from the ideal level after the offset is adjusted out.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

## Effective Number of Bits (ENOB)

ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD by the following formula:
ENOB $=\left(\right.$ SINAD $\left._{\text {dB }}-1.76\right) / 6.02$
ENOB is expressed in bits.

## Noise Free Code Resolution

Noise free code resolution is the number of bits beyond which it is impossible to distinctly resolve individual codes. Calculate it as follows:
Noise Free Code Resolution $=\log _{2}\left(2^{N} /\right.$ Peak to Peak Noise $)$
Noise free code resolution is expressed in bits.

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels (dB).

## Dynamic Range

Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured with the inputs shorted together. The value for dynamic range is expressed in decibels (dB). It is measured with a signal at -60 dBFS to include all noise sources and DNL artifacts.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels (dB).

## Signal-to-Noise-and-Distortion (SINAD) Ratio

SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc . The value for SINAD is expressed in decibels (dB).

## Aperture Delay

Aperture delay is the measure of the acquisition performance. It is the time between the rising edge of the CNV input and when the input signal is held for a conversion.

## Transient Response

Transient response is the time required for the ADC to accurately acquire its input after a full-scale step function is applied.

## THEORY OF OPERATION



Figure 52. ADC Simplified Schematic

## CIRCUIT INFORMATION

The ADAQ7980/ADAQ7988 system in package (SiP) is a fast, low power, precise data acquisition (DAQ) signal chain that uses a SAR architecture. The $\mu$ Module data acquisition system contains a high bandwidth, analog-to-digital converter (ADC) driver, a low noise reference buffer, a low dropout regulator (LDO), and a 16-bit SAR ADC, along with critical passive components required to achieve optimal performance. All active components in the circuit are designed by Analog Devices, Inc.

The ADAQ7980/ADAQ7988 are capable of converting 1,000,000 samples per second ( 1 MSPS) and 500,000 samples per second ( 500 kSPS ), respectively. The ADC powers down between conversions; therefore, power consumption scales with sample rate. The ADC driver and reference buffer are capable of dynamic power scaling, where the power consumption of these components scales with sample rate. When operating at 1 kSPS , for example, the ADAQ7980/ADAQ7988 consume 2.9 mW typically, ideal for batterypowered applications.
The ADAQ7980/ADAQ7988 offer a significant form factor reduction compared to traditional signal chains while still providing flexibility to adapt to a wide array of applications. All three signal pins of the $A D C$ driver are available to the user, allowing various amplifier configurations. The devices house the LPF between the driver and the ADC, controlling the signal chain bandwidth and providing a bill of materials reduction. The ADAQ7980/ADAQ7988 do not exhibit any pipeline delay or latency, making them ideal for multiplexed applications.

The ADAQ7980/ADAQ7988 house a reference buffer and the corresponding decoupling capacitor. The placement of this decoupling capacitor is vital to achieving peak conversion performance. Inclusion of this capacitor in the $\mu$ Module data acquisition system eliminates this performance hurdle. The reference buffer is configured for unity gain. By only including the reference buffer, the user has the flexibility to choose the reference buffer input voltage that matches the desired analog input range.

The ADAQ7980/ADAQ7988 interface to any 1.8 V to 5 V digital logic family. They are housed in a tiny 24 -lead LGA that provides significant space savings and allows flexible configurations.

## CONVERTER OPERATION

The ADAQ7980/ADAQ7988 contain a successive approximation ADC based on a charge redistribution digital-to-analog converter (DAC). Figure 52 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 16 binary weighted capacitors, which are connected to the two comparator inputs.

During the acquisition phase, terminals of the array tied to the input of the comparator are connected to GND via the internal switches (SW+ and SW-). All independent switches are connected to the analog inputs. Therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the ADC inputs. When the acquisition phase is completed and the CNV input goes high, a conversion phase initiates. When the conversion phase begins, SW+ and SW- open first. The two capacitor arrays are then disconnected from the ADC input and connected to the GND input. Therefore, the differential voltage between the ADC input pins captured at the end of the acquisition phase are applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between GND and REF, the comparator input varies by binary weighted voltage steps $\left(V_{\text {REF }} / 2, V_{\text {REF }} / 4 \ldots \mathrm{~V}_{\text {REF }} / 65,536\right)$. The control logic toggles these switches, starting with the MSB, to bring the comparator back into a balanced condition. After the completion of this process, the devices return to the acquisition phase, and the control logic generates the ADC output code and a busy signal indicator signaling the user that the conversion is complete.

Because the ADAQ7980/ADAQ7988 have an on-board conversion clock, the serial clock (SCK) is not required for the conversion process.

## THEORY OF OPERATION

## Transfer Functions

The ideal transfer characteristics for the ADAQ7980/ADAQ7988 are shown in Figure 53 and Table 11.


Figure 53. ADC Ideal Transfer Function

Table 11. Output Codes and Ideal Input Voltages

| Description | Analog Input ${ }^{1}$ |  |
| :---: | :---: | :---: |
|  | $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | Digital Output Code (Hex) |
| FSR-1 LSB | 4.999924 V | 0xFFFF ${ }^{2}$ |
| Midscale + 1 LSB | 2.500076 V | 0x8001 |
| Midscale | 2.5 V | 0x8000 |
| Midscale - 1 LSB | 2.499924 V | 0x7FFF |
| -FSR + 1 LSB | $76.3 \mu \mathrm{~V}$ | 0x0001 |
| -FSR | 0 V | 0x0000 ${ }^{3}$ |
| 1 The ADAQ7980/ADAQ7988 ADC driver in the unity-gain buffer configuration. |  |  |
| 2 This is also the code for an overranged analog input ( $1 \mathbb{N}+-\mathbb{I N}-$ above $V_{\text {REF }}$ $V_{G N D}$ ). |  |  |
| ${ }^{3}$ This is also the code for an underranged analog input ( $\mathbb{N}+-\mathbb{I N}-$ below $\mathrm{V}_{\text {GND }}$ ) . |  |  |

## TYPICAL CONNECTION DIAGRAM

Figure 54 shows an example of the recommended connection diagram for the ADAQ7980/ADAQ7988 when multiple supplies are available.


1SEE THE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION.
${ }^{2}$ POWER DOWN PINS CONNECTED TO EITHER DIGITAL HOST OR POSITIVE SUPPLY. 合
Figure 54. Typical Application Diagram with Multiple Supplies

## THEORY OF OPERATION

## ADC DRIVER INPUT

The ADC driver of the ADAQ7980/ADAQ7988 features a -3 dB bandwidth of 35 MHz and a slew rate of $110 \mathrm{~V} / \mu \mathrm{s}$ at $\mathrm{G}=+1$ and $\mathrm{V}_{\text {AMP Out }}=2 \mathrm{~V}$ step. It features an input voltage noise of $5.9 \mathrm{nV} / \mathrm{Hzz}$. The driver can operate over a supply voltage range of 3.8 V to 10 V and consumes only $500 \mu \mathrm{~A}$ of supply current at a supply difference of 5 V . The low end of the supply range allows $-5 \%$ variation of a 4 V supply. The amplifier is unity-gain stable, and the input structure results in an extremely low input voltage noise 1/f corner. The ADC driver uses a slew enhancement architecture, as shown in Figure 55. The slew enhancement circuit detects the absolute difference between the two inputs. It then modulates the tail current, $I_{\text {TALL }}$, of the input stage to boost the slew rate. The architecture allows a higher slew rate and a faster settling time with a low quiescent current while maintaining low noise. The user has access to all three amplifier signal pins, providing flexibility to adapt to the desired application or configuration.


Figure 55. ADC Driver Slew Enhancement Circuit

## INPUT PROTECTION

The amplifier is fully protected from ESD events, withstanding human body model ESD events of 4000 V and field induced charged device model events of 1250 V with no measured performance degradation. The precision input is protected with an ESD network between the power supplies and diode clamps across the input device pair, as shown in Figure 56.


Figure 56. ADC Driver Input Stage and Protection Diodes
For differential voltages more than approximately 1.2 V at room temperature and 0.8 V at $125^{\circ} \mathrm{C}$, the diode clamps begin to conduct. If large differential voltages must be sustained across the input terminals, the current through the input clamps must be limited to less than 10 mA .

External series input resistors that are sized appropriately for the expected differential overvoltage can provide the needed protection.

The ESD clamps begin to conduct for input voltages that are more than 0.7 V above the positive supply and input voltages more than 0.7 V below the negative supply. If an overvoltage condition is expected, the input current must be limited to less than 10 mA .
Along with the ADC driver inputs, protection is also provided on the ADC input. As shown in Figure 1, the ADAQ7980/ADAQ7988 house an RC filter between the ADC driver and the ADC. The series resistor in this low-pass filter acts to limit current in an overvoltage condition. The current sink capability of the reference buffer works to hold the reference node at its desired value when the ADC input protection diodes conduct due to an overvoltage event.

Figure 57 shows an equivalent ADC analog input circuit of the ADAQ7980/ADAQ7988.

The two diodes, D1 and D2, provide ESD protection for the ADC inputs. Take care to ensure that the ADC analog input signal never exceeds the reference value by more than 0.3 V or drops below ground by more than 0.3 V because this causes diodes to become forward-biased and start conducting current. These diodes can handle a forward-biased current greater than or equal to the shortcircuit current of the ADC driver. For instance, these conditions can occur when the ADC driver positive supply is greater than the reference value. In such a case (for example, an input buffer with a short circuit), use the current limitation to protect the devices.

## THEORY OF OPERATION



Figure 57. Equivalent ADC Analog Input Circuit
The analog input structure allows the sampling of the true differential signal between the ADC input pins. By using these differential inputs, signals common to both inputs are rejected.

## NOISE CONSIDERATIONS AND SIGNAL SETTLING

The ADC driver of the ADAQ7980/ADAQ7988 is ideal for driving the on-board high resolution SAR ADC. The low input voltage noise and rail-to-rail output stage of the driver helps to minimize distortion at large output levels. With its low power of $500 \mu \mathrm{~A}$, the amplifier
consumes power that is compatible with the low power SAR ADC. Furthermore, the ADC driver supports a single-supply configuration; the input common-mode range extends to the negative supply, and 1.3 V below the positive supply.

Figure 58 illustrates the primary noise contributors for the typical gain configurations. The total output noise ( $v_{n}$ _out $)$ is the root sum square of all the noise contributions.


Figure 58. Noise Sources in Typical Connection
Calculate the output noise spectral density of the ADC driver by using Equation 1.
$v_{n_{-} \text {out }}=$
$\sqrt{4 k T R_{F}+\left(1+\frac{R_{F}}{R_{G}}\right)^{2}\left[4 k T R s+i_{n}+{ }^{2} R_{S}{ }^{2}+v_{n}{ }^{2}\right]+\left(\frac{R_{F}}{R_{G}}\right)^{2} 4 k T R_{G}+i_{n-}{ }^{2} R_{F}{ }^{2}}$
where:
$k$ is the Boltzmann constant.
$T$ is the absolute temperature in degrees Kelvin.
$R_{F}$ and $R_{G}$ are the feedback network resistances, as shown in Figure 58.
$R_{S}$ is the source resistance, as shown in Figure 58.
$i_{n+}$ and $i_{n-}$ represent the amplifier input current noise spectral density in $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$.
$v_{n}$ is the amplifier input voltage noise spectral density in $\mathrm{nV} / \mathrm{WHz}$.

## THEORY OF OPERATION

For more information on these calculations, see MT-049 and MT-050.

Source resistance noise, amplifier input voltage noise $\left(v_{n}\right)$, and the voltage noise from the amplifier input current noise ( $i_{n+} \times R_{S}$ ) are all subject to the noise gain term $\left(1+R_{F} / R_{G}\right)$.

Figure 59 shows the total referred to input (RTI) noise due to the amplifier vs. the source resistance. Note that with a $5.9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ input voltage noise and $0.6 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ input current noise, the noise contributions of the amplifier are relatively small for source resistances from approximately $2.6 \mathrm{k} \Omega$ to $47 \mathrm{k} \Omega$.

The Analog Devices, Inc., silicon germanium (SiGe) bipolar process makes it possible to achieve a low voltage noise. This noise is much improved compared to similar low power amplifiers with a supply current in the range of hundreds of microamperes.


Figure 59. RTI Noise vs. Source Resistance
Keep the noise generated by the driver amplifier, and its associated passive components, as low as possible to preserve the SNR and transition noise performance of the ADAQ7980/ADAQ7988. The analog input circuit of the ADAQ7980/ADAQ7988 features a onepole, low-pass filter to band limit the noise coming from the ADC driver. Because the typical noise of the ADAQ7980/ADAQ7988 is $44.4 \mu \mathrm{~V}$ rms in the dual-supply typical configuration, the SNR degradation due to the amplifier is
$S N R_{\text {LOSS }}=20 \log \left(\frac{44.4}{\sqrt{44.4^{2}+\frac{\pi}{2} f_{-3 \mathrm{~dB}}\left(N e_{N}\right)^{2}}}\right)$
where:
$f_{-3 d B}$ is the cutoff frequency of the input filter ( 4.4 MHz ). $N$ is the noise gain of the amplifier (for example, 1 in a buffer configuration).
$e_{N}$ is the equivalent input noise voltage of the op amp, in $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$.
For multichannel multiplexed applications, the analog input circuit of the ADAQ7980/ADAQ7988 must settle a full-scale step onto the capacitor array at a 16-bit level ( $0.0015 \%$, 15 ppm ) within one conversion period. As shown in Figure 20, the bandwidth of the

ADC driver changes with the gain setting implemented. The ADC driver must maintain a sufficient bandwidth to allow the ADC input to settle properly. The RC time constant of the low-pass filter of the ADAQ7980/ADAQ7988 has been set to settle the anticipated SAR ADC charge redistribution voltage step from a full-scale ADC input voltage transition within the minimum acquisition phase of the ADC. The maximum full-scale step is based upon the maximum reference input voltage of 5.1 V . The reference sets the maximum analog input range and subsequently the range of voltages that the ADC can quantize.

During the conversion process, the capacitive DAC of the SAR ADC disconnects from the ADC input. In a multiplexed application, the multiplexer input channel switches during the conversion time to provide the maximum settling time. At the end of the conversion time, the capacitive DAC then connects back to the input. During this time, the DAC is disconnected from the ADC input, and a voltage change occurs at the ADC input node. The voltage step observed at the ADC analog input resulting from capacitive charge redistribution attenuates due to the voltage divider created by the parallel combination of the capacitive DAC and the capacitor in the external low-pass filter. Calculate the voltage step by
$V_{\text {STEP }}=\left(V_{R E F} \times 30 \mathrm{pF}\right) /(30 \mathrm{pF}+1800 \mathrm{pF})=V_{\text {REF }} \times 0.016$
For a 5.0 V reference, this results in a maximum step size of 82 mV . To calculate the required filter and ADC driver bandwidth, determine the number of time constants required to settle this voltage step within the ADC acquisition phase as follows:
$N_{T C}=\ln \left(\frac{V_{S T E P}}{V_{R E F} / 2^{16+1}}\right)$
With the number of time constants known, determine the RC time constant ( T ) by $\mathrm{T}=290 \mathrm{~ns} / \mathrm{N}_{\mathrm{Tc}}$. The minimum acquisition phase of the ADC is 290 ns . Signals must be fully settled within this acquisition period.
Calculate the filter bandwidth $(B W)$ by $B W=1 /(2 \pi \times T)$.
The ADC driver small signal bandwidth must always remain greater than or equal to the bandwidth previously calculated. When the small signal bandwidth reduces, for example in the presence of a large voltage gain, increase the acquisition phase to increase the required system t . An increase in acquisition phase results in a reduction of the maximum sample rate.

The method previously described assumes the multiplexer switches shortly after the conversion begins and that the amplifier and RC have a large enough bandwidth to sufficiently settle the low-pass filter capacitor before acquisition begins.

During forward settling, approximately 11 time constants are required to settle a full-scale step to 16 bits. For the low-pass RC filter housed in the ADAQ7980/ADAQ7988, the forward settling time of the filter is $11 \times 36 \mathrm{~ns} \approx 400 \mathrm{~ns}$, which is much less than the conversion time of $710 \mathrm{~ns} / 1200 \mathrm{~ns}$, respectively. To achieve an

## THEORY OF OPERATION

ADC driver forward settling time of less than 710 ns , maintain an ADC driver large signal bandwidth of 2.49 MHz . Calculate this as follows:

ADC Driver Forward Settling Time Constant $=710 \mathrm{~ns} / \ln \left(2^{16}\right)=64$ ns
Minimum ADC Driver Large Signal Bandwidth $=1 /(2 \pi \times 64 \mathrm{~ns})=$ 2.49 MHz

The forward settling does not necessarily have to occur during the conversion time (before the capacitive DAC gets switched to the input), but the combined forward and reverse settling time must not exceed the required throughput rate. Forward settling is less important for low frequency inputs because the rate of change of the signal is much lower. The importance of which bandwidth specification of the ADC driver is used is dependent upon the type of input. Focus high frequency (>100 kHz) or multiplexed applications on the large signal bandwidth, and concentrate lower input frequency applications on the ADC driver small signal bandwidth when performing the previous calculations.


Figure 60. Multiplexed Application Timing

## THEORY OF OPERATION

## PD_AMP OPERATION

Figure 61 shows the ADC driver and reference buffer shutdown circuitry. To maintain a low supply current in shutdown mode, no internal pull-up circuitry exists; therefore, drive the PD_AMP pin high or low externally and do not leave it floating. Pulling the PD_AMP pin to $\geq 1 \mathrm{~V}$ below midsupply turns the device off, reducing the supply current to $2.9 \mu \mathrm{~A}$ for a 5 V supply. When the amplifier powers down, its output enters a high impedance state. The output impedance decreases as frequency increases. In shutdown mode, a forward isolation of -62 dB can be achieved at 100 kHz (see Figure 51).


م
Figure 61. Shutdown Circuit
ESD clamps protect the $\overline{\text { PD_AMP pin, as shown in Figure 61. Vol- }}$ tages beyond the power supplies cause these diodes to conduct. To protect the PD_AMP pin, ensure that the voltage to this pin does not exceed $\overline{0} .7 \mathrm{~V}$ above the positive supply or 0.7 V below the negative supply. If expecting an overvoltage condition, limit the input current to less than 10 mA with a series resistor.

Table 12 summarizes the threshold voltages for the powered down and enabled modes for various supplies. For any supply voltage, pulling the PD_AMP pin to $\geq 1 \mathrm{~V}$ below midsupply turns the device off.

Table 12. Threshold Voltages for Powered Down and Enabled Modes

|  | $\mathrm{V}+/ \mathrm{V}-$ |  |  |
| :--- | :--- | :--- | :---: |
| Mode | $+4 \mathrm{~V} / 0 \mathrm{~V}$ | $+5 \mathrm{~V} / 0 \mathrm{~V}$ |  |
| $\mathbf{+ 7} \mathrm{~V} /-2 \mathrm{~V}$ |  |  |  |
| Enabled | $>+1.4 \mathrm{~V}$ | $>+1.9 \mathrm{~V}$ |  |
| Powered Down | $<+1.0 \mathrm{~V}$ | $<+1.9 \mathrm{~V}$ |  |$)<+1.5 \mathrm{~V}$.

## DYNAMIC POWER SCALING (DPS)

One of the merits of a SAR ADC is that its power scales with the sampling rate. This power scaling makes SAR ADCs very power efficient, especially when running at lower sampling frequencies. Traditionally, the ADC driver associated with the SAR ADC consumes constant power, regardless of the sampling frequency. The ADC driver allows dynamic power scaling. This feature allows the user to provide a periodic signal to the power-down pin of the ADC driver that is synchronized to the convert start signal, thus scaling the system power consumption with the sample rate.

Figure 62 illustrates the method by which the sampling rate of the system dynamically scales the quiescent power of the ADC driver. By providing properly timed signals to the convert start (CNV) pin of the ADC and the PD_AMP pins of the ADC driver, both devices run at optimum efficiency.


Figure 62. Power Management Circuitry
Figure 63 illustrates the relative signal timing for power scaling the ADC driver and the ADC. To prevent degradation in the performance of the ADC, the ADC driver must have a fully settled output into the ADC before the activation of the CNV pin. In this example, the amplifier is switched to full power mode $3 \mu \mathrm{~s}$ prior to the rising edge of the CNV signal. The PD_AMP pin of the ADC driver is pulled low when the ADC input is inactive in between samples. The quiescent current of the amplifier typically falls to $10 \%$ of the normal operating value within $0.9 \mu \mathrm{~s}$ at a supply difference of 5 V . While in shutdown mode, the ADC driver output impedance is high.

## THEORY OF OPERATION



Figure 63. Timing Waveforms
Figure 64 shows the quiescent power of the ADC driver with and without the power scaling. Without power scaling, the amplifier constantly consumes power regardless of the sampling frequency, as shown in the following equation.
$P_{Q}=I_{Q} \times V_{S}$
With power scaling, the quiescent power becomes proportional to the ratio of the amplifier on time (tamp, on) and the sampling time ( $\mathrm{t}_{\mathrm{s}}$ ).
$P_{Q}=I_{Q} \times V_{S} \times\left(t_{A M P, ~ o N} / t_{S}\right)$
Thus, by dynamically switching the driver between shutdown and full power modes during the sample period, the quiescent power of the driver scales with the sampling rate.


Figure 64. Quiescent Current of the ADC Driver vs. ADC Sampling Frequency

## THEORY OF OPERATION

## SLEW ENHANCEMENT

The ADC driver has an internal slew enhancement circuit that increases the slew rate as the feedback error voltage increases. This circuit improves the amplifier settling response for a large step, as shown in Figure 65. This improvement in settling response is useful in applications where the multiplexing of multiple input signals occurs.


Figure 65. Step Response with Selected Output Steps

## EFFECT OF FEEDBACK RESISTOR ON FREQUENCY RESPONSE

The amplifiers input capacitance and feedback resistor form a pole that, for larger value feedback resistors, can reduce phase margin and contribute to peaking in the frequency response. Figure 66 shows the peaking for $500 \Omega$ feedback resistors $\left(R_{F}\right)$ when the amplifier is configured in a gain of +2 . Figure 66 also shows how peaking can mitigate with the addition of a small value capacitor placed across the feedback resistor of the amplifier.


Figure 66. Peaking Mitigation in Small Signal Frequency Response

## VOLTAGE REFERENCE INPUT

The ADAQ7980/ADAQ7988 voltage reference input (REF) is the noninverting node of the on-board low noise reference buffer. The reference buffer is included to optimally drive the dynamic input impedance of the SAR ADC reference node. Also housed in the ADAQ7980/ADAQ7988 is a $10 \mu \mathrm{~F}$ decoupling capacitor that is ideally laid out within the devices. This decoupling capacitor is a required piece of the SAR architecture. The REF_OUT capacitor is not just a bypass capacitor. This capacitor is part of the SAR ADC that simply cannot fit on the silicon.

During the bit decision process, because the bits are settled in a few 10s of nanoseconds or faster, the storage capacitor replenishes the charge of the internal capacitive DAC. As the binary bit weighted conversion is processed, small chunks of charge are taken from the $10 \mu \mathrm{~F}$ capacitor. The internal capacitor array is a fraction of the size of the decoupling capacitor, but this large value storage capacitor is required to meet the SAR bit decision settling time.

There is no need for an additional lower value ceramic decoupling capacitor (for example, 100 nF ) between the REF_OUT and GND pins.
The reference value sets the maximum ADC input voltage that the SAR capacitor array can quantize. The reference buffer is set in the unity-gain configuration; therefore, the user sets the reference voltage value with the REF pin and observes this value at the REF_OUT pin. The user is responsible for selecting a reference voltage value that is appropriate for the system under design. Allowable reference values range from 2.4 V to 5.1 V ; however, do not violate the input common-mode voltage range specification of the reference buffer.

With the inclusion of the reference buffer, the user can implement a much lower power reference source than many traditional SAR ADC signal chains because the reference source drives a high impedance node instead of the dynamic load of the SAR capacitor array. Root sum square the reference buffer noise with the reference source noise to arrive at a total noise estimate. Generally, the reference buffer has a noise density much less than that of the reference source.


ก

Figure 67. Voltage Reference with RC Filtering

## THEORY OF OPERATION

As shown in Figure 67, place a passive, RC low-pass filter with a very low cutoff frequency between the reference source and the REF pin of the ADAQ7980/ADAQ7988 to band limit noise from the reference source.

This filtering can be useful, considering the voltage reference source is usually the dominant contributor to the noise of the reference input circuit. Filters with extremely low bandwidths can be used since the reference signal is a dc type signal. However, because with such low frequency cutoffs, the settling time at power on is quite large. For example, a single pole, low-pass filter with a -3 dB bandwidth of 20 Hz has a time constant of approximately 8 ms.
Just like the ADC driver, the reference buffer features a $\overline{\text { PD_REF }}$ pin that allows the user to control the power consumption of the ADAQ7980/ADAQ7988. A timing scheme similar to Figure 63 can
 during long idle periods where extremely low power consumption is desired.

Figure 68 shows the reference buffer shutdown circuitry. To maintain very low supply current in shutdown mode, do not supply the internal pull-up resistor; therefore, the drive PD_REF pin high or low externally and do not leave it floating. Pulling the PD_REF pin to $\geq 1 \mathrm{~V}$ below midsupply turns the device off, reducing the supply current to $2.9 \mu \mathrm{~A}$ for a 5 V supply. When the amplifier powers down, its output enters a high impedance state. The output impedance decreases as frequency increases. In shutdown mode, a forward isolation of -80 dB can be achieved at frequencies below 10 kHz (see Figure 51).

$\stackrel{ \pm}{8}$

ESD clamps protect the $\overline{\text { PD_REF pin, as shown in Figure 68. Vol- }}$ tages beyond the power supplies cause these diodes to conduct. To protect the PD_REF pin, ensure that the voltage to this pin does not exceed $\overline{0} .7 \mathrm{~V}$ above the positive supply or 0.7 V below the negative supply. When expecting an overvoltage condition, limit the input current to less than 10 mA with a series resistor. Table 13 summarizes the threshold voltages for the powered down and enabled modes for various supplies. For any supply voltage, pulling the PD_REF pin to $\geq 1 \mathrm{~V}$ below midsupply turns the device off.

Table 13. Threshold Voltages for Powered Down and Enabled Modes

|  | $\mathrm{V}+/ \mathrm{V}-$ |  |  |
| :--- | :--- | :--- | :--- |
| Mode | $+4 \mathrm{~V} / 0 \mathrm{~V}$ | $+5 \mathrm{~V} / 0 \mathrm{~V}$ | $+7 \mathrm{~V} /-2 \mathrm{~V}$ |
| Enabled | $>+1.4 \mathrm{~V}$ | $>+1.9 \mathrm{~V}$ | $>+1.9 \mathrm{~V}$ |
| Powered Down | $<+1.0 \mathrm{~V}$ | $<+1.5 \mathrm{~V}$ | $<+1.5 \mathrm{~V}$ |

If more than one ADAQ7980/ADAQ7988 is used in a system, for example, in a daisy-chain configuration, it is possible to use the reference buffer of one ADAQ7980/ADAQ7988 to provide the REF_OUT signal for multiple ADAQ7980/ADAQ7988 devices. Enabling the $\overline{\text { PD_REF pin of the reference buffer places the reference }}$ buffer output in a high impedance state. The active reference buffer can drive the subsequent REF_OUT nodes. See Figure 69 for connection details.

The sample rate of each individual converter determines the number of ADAQ7980/ADAQ7988 references that can be chained together. Each ADAQ7980/ADAQ7988 SAR ADC reference consumes $330 \mu \mathrm{~A}$ of load current at a reference input of 5 V and with the converter running at 1 MSPS. This current consumption scales linearly with sample rate. For example, reducing the sample rate to 100 kSPS reduces the reference current draw to $33 \mu \mathrm{~A}$. The active reference buffer must regulate the cumulative current draw well enough so that the reference voltage does not change by more than $1 / 2$ of an LSB. An unperceived change in reference value manifests as a gain error.

Figure 68. Reference Buffer Shutdown Circuit


Figure 69. Reference Configuration for Multiple ADAQ7980/ADAQ7988 Devices

## THEORY OF OPERATION

## POWER SUPPLY

Power supply bypassing is a critical aspect in the performance of the ADC driver. A parallel connection of capacitors from each amplifier power supply pin ( $V+$ and $V-$ ) to ground works best. Smaller value ceramic capacitors offer improved high frequency response, whereas larger value ceramic capacitors offer improved low frequency performance.
Paralleling different values and sizes of capacitors helps to ensure that the power supply pins are provided with a low ac impedance across a wide band of frequencies. Parralleling is important for minimizing the coupling of noise into the amplifier-especially when the amplifier PSRR begins to roll off-because the bypass capacitors can help lessen the degradation in PSRR performance.

Place the smallest value capacitor on the same side of the board as the ADAQ7980/ADAQ7988 and as close as possible to the amplifier power supply pins. Connect the ground end of the capacitor directly to the ground plane.

The ADAQ7980/ADAQ7988 feature two other power supply pins: the input to the LDO regulator that supplies the ADC (VDD) and a digital input/output interface supply (VIO). VIO allows direct interface with any logic between 1.8 V and 5.0 V . The ADAQ7980/ ADAQ7988 are independent of power supply sequencing between VIO and VDD. It is recommended to provide power to VIO and VDD prior to $\mathrm{V}+$ and V -. In addition, while not required, it is recommended to place the ADC driver and reference buffer in power-down by applying a logic low to the $\overline{\text { PD_AMP and PD_REF }}$ pins during the power-on sequence of the ADAQ7980/ADAQ7988. The following are the recommended sequences for applying and removing power to the $\mu$ Module data acquisition systems.

The recommended dual-supply, power-on sequence follows:

1. Apply a logic low to $\overline{P D \_A M P}, \overline{P D \_R E F}$, and $\overline{P D \_L D O}$.
2. Apply a voltage to VIO .
3. Apply a voltage to VDD.
4. Apply a logic high to $\overline{P D \_L D O}$.
5. Apply a voltage to $\mathrm{V}+$ and V -
6. Apply a logic high to $\overline{\mathrm{PD} A M P}$ and $\overline{\mathrm{PD} R E F}$.

The recommended single-supply, power-on sequence follows:

1. Apply a logic low to $\overline{P D \_A M P}, \overline{P D \_R E F}$, and $\overline{P D \_L D O}$.
2. Apply a voltage to VIO .
3. Apply a voltage to VDD and $\mathrm{V}+$.
4. Apply a logic high to $\overline{P D \_L D O}$.
5. Apply a logic high to $\overline{\mathrm{PD} \_A M P}$ and $\overline{\mathrm{PD} R E F}$.

The recommended dual-supply, power-down sequence follows:

1. Apply a logic low to $\overline{P D \_A M P ~ a n d ~} \overline{P D \_R E F}$.
2. Remove the voltage from $\mathrm{V}+$ and $\mathrm{V}-$.
3. Apply a logic low to $\overline{P D \_L D O}$.
4. Remove the voltage from VDD.
5. Remove the voltage from VIO .

The recommended single-supply, power-down sequence follows:

1. Apply a logic low to $\overline{P D \_A M P ~ a n d ~} \overline{P D \_R E F}$.
2. Apply a logic low to $\overline{P D \_L D O}$.
3. Remove the voltage from $\mathrm{V}+$ and VDD .
4. Remove the voltage from VIO.

Additionally, the ADAQ7980/ADAQ7988 are insensitive to power supply variations over a wide frequency range, as shown in Figure 70.


Figure 70. PSRR vs. Frequency
The VDD input is the input of an on-board LDO regulator that supplies 2.5 V to the SAR ADC. By housing an LDO regulator, the ADAQ7980/ADAQ7988 provide a wide supply range to the user. When operating these devices in a single-supply configuration, tie the $\mathrm{V}+$ and $\mathrm{V} D \mathrm{D}$ pins together and connect the V - pin to ground. Refer to Table 4 for the full list of operating requirements associated with a single-supply system.

The LDO regulator of the ADAQ7980/ADAQ7988 is a 2.5 V , low quiescent current, linear regulator that operates from 3.5 V to 10 V and provides up to 100 mA of output current. The LDO regulator draws a low $180 \mu$ A of quiescent current (typical) at full load. The typical shutdown current consumption is less than $3 \mu \mathrm{~A}$ at room temperature. Typical start-up time for the LDO regulator is $380 \mu \mathrm{~s}$.
The ADAQ7980/ADAQ7988 require a small $2.2 \mu \mathrm{~F}$ ceramic capacitor connected between the VDD pin and ground. Any quality ceramic capacitors can be used as long as they meet the minimum capacitance and maximum equivalent series resistance (ESR) requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X 5 R or X 7 R dielectrics with a voltage rating of 6.3 V to 100 V are recommended. Y 5 V and $\mathrm{Z5U}$ dielectrics are not recommended due to their poor temperature and dc bias characteristics.

## THEORY OF OPERATION

Internally, the LDO regulator consists of a reference, an error amplifier, a feedback voltage divider, and a positive metal-oxide semiconductor (PMOS) pass transistor. The PMOS pass device, which is controlled by the error amplifier, delivers the output current. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device pulls lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device pulls higher, allowing less current to pass and decreasing the output voltage.

The LDO regulator uses the PD_LDO pin to enable and disable the LDO_OUT pin under normal operating conditions. When $\overline{P D \_L D O ~ i s ~ h i g h, ~ L D O ~ O U T ~ t u r n s ~ o n, ~ a n d ~ w h e n ~ P D \_L D O ~ i s ~ l o w, ~}$ LDŌ_OUT turns off. For automatic startup, tie $\overline{\text { PD_LDO }}$ to VDD. Only apply a logic low to PD_LDO if a logic low is applied to $\overline{P D \_A M P ~ a n d ~ P D \_R E F ~ a s ~ w e l l . ~}$

## LDO REGULATOR CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION

The current and thermal overload protection circuits protect the LDO regulator of the ADAQ7980/ADAQ7988 against damage due to excessive power dissipation. The LDO regulator current limits when the output load reaches 360 mA (typical). When the output load exceeds the current limit threshold, the output voltage reduces to maintain a constant current limit.

Thermal overload protection is included, which limits the LDO regulator junction temperature to a maximum of $150^{\circ} \mathrm{C}$ (typical). Under extreme conditions (that is, high ambient temperature and/or high power dissipation), when the junction temperature starts to rise above $150^{\circ} \mathrm{C}$, the output turns off, reducing the output current to zero. When the junction temperature drops below $135^{\circ} \mathrm{C}$, the output turns on again, and the output current restores to its operating value.

Consider the case where a hard short circuit from LDO_OUT to ground occurs. At first, the LDO regulator limits the current threshold that can be conducted into the short circuit. If self heating of the junction is enough to cause its temperature to rise above $150^{\circ} \mathrm{C}$, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below $135^{\circ} \mathrm{C}$, the output turns on and conducts the current limit into the short, again causing the junction temperature to rise above $150^{\circ} \mathrm{C}$. This thermal oscillation between $135^{\circ} \mathrm{C}$ and $150^{\circ} \mathrm{C}$ causes a current oscillation between the maximum current and 0 mA that continues as long as the short circuit remains at the output.

Current-limit and thermal limit protections protect the device against accidental overload conditions. For reliable operation, externally limit the power dissipation of the devices so that the junction temperature does not exceed $125^{\circ} \mathrm{C}$.

## LDO REGULATOR THERMAL CONSIDERATIONS

In applications with a low, input to output voltage differential, the LDO regulator does not dissipate much heat. However, in applications with high ambient temperature and/or high input voltage, the heat dissipated in the package may become large enough to cause the junction temperature of the die to exceed the specified junction temperature of $125^{\circ} \mathrm{C}$.

When the junction temperature exceeds $150^{\circ} \mathrm{C}$, the LDO regulator enters thermal shutdown. It recovers only after the junction temperature decreases below $135^{\circ} \mathrm{C}$ to prevent any permanent damage. Therefore, thermal analysis for the chosen application is important to guarantee reliable performance over all conditions. To guarantee specified operation, the junction temperature of the LDO regulator must not exceed $125^{\circ} \mathrm{C}$. To ensure that the junction temperature stays below this value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air ( $\theta_{\mathrm{JA}}$ ). The $\theta_{\mathrm{JA}}$ number is dependent on the package assembly compounds used and the amount of material used to solder the package GND pins to the PCB.

## DIGITAL INTERFACE

Though the ADAQ7980/ADAQ7988 have a reduced number of pins, they offer flexibility in their serial interface modes.

The ADAQ7980/ADAQ7988, when in $\overline{C S}$ mode, are compatible with SPI, QSPI ${ }^{\text {TM }}$, and digital hosts. This interface can use either a 3wire or 4 -wire interface. A 3 -wire interface using the CNV, SCK, and SDO signals minimizes wiring connections useful, for instance, in isolated applications. A 4-wire interface using the SDI, CNV, SCK, and SDO signals allows CNV, which initiates the conversions, to be independent of the readback timing (SDI). This independence is useful in low jitter sampling or simultaneous sampling applications.

The ADAQ7980/ADAQ7988, when in chain mode, provide a daisychain feature using the SDI input for cascading multiple ADCs on a single data line similar to a shift register.

The mode in which these devices operate depends on the SDI level when the CNV rising edge occurs. To select $\overline{C S}$ mode, set SDI high, and to select chain mode, set SDI low. The SDI hold time is such that when SDI and CNV are connected together, chain mode is selected.

In either mode, the ADAQ7980/ADAQ7988 offer the flexibility to optionally force a start bit in front of the data bits. This start bit can be used as a busy signal indicator to interrupt the digital host and trigger the data reading. Otherwise, without a busy indicator, the user must time out the maximum conversion time prior to readback.

The busy indicator enables

## THEORY OF OPERATION

- In $\overline{C S}$ mode if CNV or SDI is low when the ADC conversion ends (see Figure 74 and Figure 78).
- In chain mode if SCK is high during the CNV rising edge (see Figure 82).


## 3-WIRE CS MODE WITHOUT THE BUSY INDICATOR

To connect a single ADAQ7980/ADAQ7988 to an SPI-compatible digital host, use 3 -wire $\overline{C S}$ mode without the busy indicator. Figure 71 shows the connection diagram, and Figure 72 shows the corresponding timing.

With SDI tied to VIO, a rising edge on CNV initiates a conversion, selects $\overline{C S}$ mode, and forces SDO to high impedance. After a conversion initiates, it continues until completion irrespective of the state of CNV, which is useful, for instance, to bring CNV low to select other SPI devices, such as analog multiplexers. However, before the minimum conversion time elapses, return CNV high and then hold it high for the maximum conversion time to avoid the generation of a busy signal indicator. When the conversion completes, the ADAQ7980/ADAQ7988 enter the acquisition phase and power down.


Figure 72. 3-Wire $\overline{C S}$ Mode Without the Busy Indicator Serial Interface Timing (SDI = 1, High)

## THEORY OF OPERATION

## 3-WIRE CS MODE WITH THE BUSY INDICATOR

To connect a single ADAQ7980/ADAQ7988 to an SPI-compatible digital host that has an interrupt input, use 3 -wire $\overline{\mathrm{CS}}$ mode with the busy indicator.

Figure 73 shows the connection diagram, and Figure 74 shows the corresponding timing.
With SDI tied to VIO , a rising edge on CNV initiates a conversion, selects $\overline{\mathrm{SS}}$ mode, and forces SDO to high impedance. SDO stays in high impedance until the completion of the conversion irrespective of the state of CNV. Prior to the minimum conversion time, use CNV to select other SPI devices, such as analog multiplexers; however, return CNV to low before the minimum conversion time elapses and then hold it low for the maximum conversion time to guarantee the generation of the busy signal indicator.

When the conversion completes, SDO goes from high impedance to low impedance. With a pull-up on the SDO line, use this transition as an interrupt signal to initiate the data reading controlled by the digital host. The ADAQ7980/ADAQ7988 then enter the acquisition phase and power down. The data bits clock out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital
host using the SCK falling edge allows a faster reading rate if it has an acceptable hold time. After the optional 17th SCK falling edge, or when CNV goes high, whichever is earlier, SDO returns to high impedance.
If selecting multiple ADAQ7980/ADAQ7988 devices at the same time, the SDO output pin handles this contention without damage or induced latch-up. Meanwhile, it is recommended to keep this contention as short as possible to limit extra power dissipation.


Figure 73. 3-Wire $\overline{C S}$ Mode with the Busy Indicator Connection Diagram (SDI = 1, High)


Figure 74. 3-Wire $\overline{C S}$ Mode with the Busy Indicator Serial Interface Timing (SDI = 1, High)

## THEORY OF OPERATION

## 4-WIRE CS MODE WITHOUT THE BUSY INDICATOR

To connecting multiple ADAQ7980/ADAQ7988 devices to an SPIcompatible digital host, use 4 -wire $\overline{\text { CS }}$ mode without the busy indicator.

Figure 75 shows a connection diagram example using two ADAQ7980/ADAQ7988 devices, and Figure 76 shows the corresponding timing.
With SDI high, a rising edge on CNV initiates a conversion, selects CS mode, and forces SDO to high impedance. In this mode, hold CNV high during the conversion phase and the subsequent data readback (if SDI and CNV are low, SDO is driven low). Prior to the minimum conversion time, use SDI to select other SPI devices,
such as analog multiplexers; however, return SDI to high before the minimum conversion time elapses and then hold it high for the maximum conversion time to avoid the generation of the busy signal indicator.
When the conversion completes, the ADAQ7980/ADAQ7988 enter the acquisition phase and power down. Bringing the SDI input low reads each ADC result, which consequently outputs the MSB onto SDO. Then, the remaining data bits clock out by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate if it has an acceptable hold time. After the 16th SCK falling edge, or when SDI goes high, whichever is earlier, SDO returns to high impedance and another ADAQ7980/ADAQ7988 can be read.


요
Figure 75. 4-Wire CS Mode Without the Busy Indicator Connection Diagram


Figure 76. 4-Wire CS Mode Without the Busy Indicator Serial Interface Timing

## THEORY OF OPERATION

## 4-WIRE CS MODE WITH THE BUSY INDICATOR

To connect a single ADAQ7980/ADAQ7988 to an SPI-compatible digital host that has an interrupt input, and when keeping CNV, which samples the analog input, independent of the signal used to select the data reading, use 4 -wire $\overline{\mathrm{CS}}$ mode with the busy indicator. This requirement is particularly important in applications where low jitter on CNV is a requirement.
Figure 77 shows the connection diagram, and Figure 78 shows the corresponding timing.
With SDI high, a rising edge on CNV initiates a conversion, selects $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. In this mode, hold CNV high during the conversion phase and the subsequent data readback (if SDI and CNV are low, SDO is driven low). Prior to the minimum conversion time, use SDI to select other SPI devices, such as analog multiplexers; however, return SDI low before the minimum conversion time elapses and then hold it low for the maximum conversion time to guarantee the generation of the busy signal indicator. When the conversion completes, SDO goes from high impedance to low impedance.
With a pull-up resistor on the SDO line, use this transition as an interrupt signal to initiate the data readback controlled by the digital
host. The ADAQ7980/ADAQ7988 then enter the acquisition phase and power down. The data bits clock out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate if it has an acceptable hold time. After the optional 17th SCK falling edge, or SDI going high, whichever is earlier, the SDO returns to high impedance.


Figure 77. 4-Wire CS Mode with the Busy Indicator Connection Diagram


Figure 78. 4-Wire $\overline{C S}$ Mode with the Busy Indicator Serial Interface Timing

## THEORY OF OPERATION

## CHAIN MODE WITHOUT THE BUSY INDICATOR

To daisy-chain multiple ADAQ7980/ADAQ7988 devices on a 3-wire serial interface, use chain mode without the busy indicator. This feature is useful for reducing component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register.
Figure 79 shows a connection diagram example using two ADAQ7980/ADAQ7988 devices, and Figure 80 shows the corresponding timing.
When SDI and CNV are low, drive SDO low. With SCK Iow, a rising edge on CNV initiates a conversion, selects chain mode, and disables the busy indicator.

In this mode, hold CNV high during the conversion phase and the subsequent data readback. When the conversion completes, the MSB is output onto SDO, and the ADAQ7980/ADAQ7988 enter the acquisition phase and power down. The remaining data bits stored in the internal shift register clock out by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and it clocks out by the SCK falling edge. Each ADC in the chain outputs its data MSB first, and $16 \times \mathrm{N}$ clocks are required to read back the N ADCs. The data is valid on both SCK edges. Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate and, consequently, more ADAQ7980/ADAQ7988 devices in the chain, if the digital host has an acceptable hold time. The total readback time can reduce the maximum conversion rate.


Figure 79. Chain Mode Without the Busy Indicator Connection Diagram


Figure 80. Chain Mode Without the Busy Indicator Serial Interface Timing

## THEORY OF OPERATION

## CHAIN MODE WITH THE BUSY INDICATOR

To daisy-chain multiple ADAQ7980/ADAQ7988 devices on a 3-wire serial interface while providing a busy indicator, use chain mode with the busy indicator. This feature is useful for reducing component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register.
Figure 81 shows a connection diagram example using three ADAQ7980/ADAQ7988 devices, and Figure 82 shows the corresponding timing.
When SDI and CNV are low, drive SDO low. With SCK high, a rising edge on CNV initiates a conversion, selects chain mode, and enables the busy indicator feature.

In this mode, hold CNV high during the conversion phase and the subsequent data readback. When all ADCs in the chain complete
their conversions, drive the SDO pin of the ADC closest to the digital host (see the ADAQ7980/ADAQ7988 ADC labeled C in Figure 81) high. Use this transition on SDO as a busy indicator to trigger the data readback controlled by the digital host. The ADAQ7980/ADAQ7988 then enter the acquisition phase and power down. The data bits stored in the internal shift register clock out, MSB first, by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and clocks out by the SCK falling edge. Each ADC in the chain outputs its data MSB first, and $16 \times N+1$ clocks are required to read back the $N$ ADCs.
Although the rising edge can capture the data, a digital host using the SCK falling edge allows a faster reading rate and, consequently, more ADAQ7980/ADAQ7988 devices in the chain, if the digital host has an acceptable hold time.


Figure 81. Chain Mode with the Busy Indicator Connection Diagram


Figure 82. Chain Mode with Busy Indicator Serial Interface Timing

## APPLICATION CIRCUITS

Table 14 provides recommended component values at various gains and the corresponding slew rate, bandwidth, and noise of a given configuration. As shown in Figure 83, the noise gain, $\mathrm{G}_{\mathrm{N}}$, of an op amp gain block is equal to its noninverting voltage gain, regardless of whether it is actually used for inverting or noninverting gain. Thus,

$$
\begin{aligned}
& \text { Noninverting } G_{N}=R_{F} / R_{G}+1 \\
& \text { Inverting } G_{N}=R_{F} / R_{G}+1
\end{aligned}
$$



NONINVERTING
INVERTING

Figure 83. Noise Gain of Both Equals 5
With the ADC driver, a variety of trade-offs can be made to fine tune its dynamic performance. As with all high speed amplifiers, parasitic capacitance and inductance around the amplifier can affect its dynamic response. Often, the input capacitance (due to the op amp itself, as well as the PCB) has a significant effect. The feedback resistance, together with the input capacitance, can contribute to a loss of phase margin, thereby affecting the high
frequency response. A capacitor $\left(C_{F}\right)$ in parallel with the feedback resistor can compensate for this phase loss.
Additionally, any resistance in series with the source creates a pole with the input capacitance (as well as dampen high frequency resonance due to package and board inductance and capacitance). It must also be noted that increasing resistor values increases the overall noise of the amplifier and that reducing the feedback resistor value increases the load on the output stage, thus increasing distortion.

The ADC driver, which has no crossover region, has a wide linear input range from 100 mV below ground to 1.3 V below positive rail. The amplifier, when configured as a follower, has a linear signal range from 150 mV above the negative supply voltage (limited by the output stage of the amplifier) to 1.3 V below the positive supply (limited by the amplifier input stage). If the supply differential between $\mathrm{V}+$ and V - is less than 5 V , the linear range of the ADC driver is reduced from 150 mV above the negative supply voltage to 200 mV above the minus supply voltage. A 0 V to +4.096 V signal range can be accommodated with a positive supply as low as +5.4 V and a negative power supply of -0.2 V . If ground is used as the amplifier negative supply, at the low end of the input range close to ground, the ADC driver exhibits substantial nonlinearity, as with any rail-to-rail output amplifier.

The amplifier drives a one-pole, low-pass filter. This filter limits the already very low noise contribution from the amplifier to the SAR ADC.

Table 14. Recommended Component Values

| Noise Gain, Noninverting Gain | $\mathbf{R}_{\mathbf{S}}(\Omega)$ | $\mathbf{R}_{\mathbf{F}}(\Omega)$ | $\mathbf{R}_{\mathbf{G}}(\Omega)$ | $\mathrm{C}_{\mathbf{F}}(\mathrm{pF})$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 49.9 | 49.9 | Not applicable | Not applicable |
| 1.25 | 49.9 | 249 | 1 k | 8 |
| 2 | 49.9 | 499 | 499 | 8 |
| 5 | 49.9 | 1 k | 249 | 8 |

Table 15. ADAQ7980/ADAQ7988 Performance at Selected Input Frequency with 5 V Reference Value

| Input Frequency (kHz) | ADC Driver Gain |  | Results |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: |
|  | SNR (dB) | THD (dB) | SINAD (dB) | ENOB |  |  |  |
|  | 1 | 91.9 | -106.1 | 91.5 | 14.9 |  |  |
|  | 1 | 91.5 | -105.0 | 91.0 | 14.8 |  |  |
| 20 | 1 | 90.7 | -103.6 | 90.1 | 14.7 |  |  |
| 50 | 1 | 88.3 | -99.7 | 87.6 | 14.2 |  |  |
| 100 | 1 | 84.5 | -93.3 | 83.3 | 13.5 |  |  |

## APPLICATION CIRCUITS

## NONUNITY GAIN CONFIGURATIONS

Figure 84 shows a typical connection diagram and the major dc error sources. The ideal transfer function (all error sources set to 0 and infinite dc gain) can be written as
$V_{\text {OUT }}=\left(1+\frac{R_{F}}{R_{G}}\right) \times V_{I P}-\left(\frac{R_{F}}{R_{G}}\right) \times V_{I N}$


옹
Figure 84. Typical ADC Driver Connection Diagram and DC Error Sources
This function reduces to the following familiar forms for noninverting and inverting op amp gain expressions.
$V_{\text {OUT }}=\left(1+\frac{R_{F}}{R_{G}}\right) \times V_{I P}$
(Noninverting gain, $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ )
$V_{\text {OUT }}=\left(\frac{-R_{F}}{R_{G}}\right) \times V_{\text {IN }}$
$V_{\text {OUT }}^{\text {ERROR }}=$
$\left(V_{O F F S E T}^{N O M}+\frac{V C M}{C M R R}+\frac{V_{P}-V_{P N O M}}{P S R R}+\frac{V_{O U T}}{A}\right) \times\left(1+\frac{R_{F}}{R_{G}}\right)$
where:
$V_{\text {OFFSET }_{\text {NOM }}}$ is the offset voltage at the specified supply voltage, which is measured with the input and output at midsupply.
VCM is the common-mode voltage.
$V_{P}$ is the power supply voltage.
$V_{\text {PNoM }}$ is the specified power supply voltage.
CMRR is the common-mode rejection ratio.
PSRR is the power supply rejection ratio.
$A$ is the dc open-loop gain.
Estimate the output error due to the input currents by the following:
$V_{\text {OUT }_{E R R O R}}=$
$\left(R_{F}| | R_{G}\right) \times\left(1+\frac{R_{F}}{R_{G}}\right) I_{B-}-R_{S} \times\left(1+\frac{R_{F}}{R_{G}}\right) \times I_{B}+$
Note that setting $R_{S}$ equal to $R_{F} \| R_{G}$ compensates for the voltage error due to the input bias current.

Figure 85 shows the ADC driver noninverting gain connection.
The circuit was tested with multiple gain settings and an output voltage of approximately $5 \mathrm{~V} p$-p for optimum resolution and noise performance.
(Inverting gain, $\mathrm{V}_{\mathbb{P}}=0 \mathrm{~V}$ )
The total output voltage error is the sum of errors due to the amplifier offset voltage and input currents. Estimate the output error due to the offset voltage by the following:


Figure 85. Noninverting ADC Driver, Gain = 2

## APPLICATION CIRCUITS

Table 16. Typical Ambient Temperature Performance for the ADAQ7980/ADAQ7988 for Various Gain Configurations ( $f_{N}=10 \mathrm{kHz}$ )

| Gain (V/V) | SNR (dB) | THD (dB) | SINAD (dB) | SFDR (dB) | ENOB (Bits) |
| :--- | :--- | :--- | :--- | :--- | :--- |
| -1 | 88.3 | -103.4 | 88.0 | 104.5 | 14.3 |
| -0.25 | 90.6 | -96.9 | 90.2 | 102.0 | 14.7 |
| 1 | 91.5 | -105 | 91.0 | 106.0 | 14.8 |
| 2 | 89.7 | -103.9 | 89.3 | 102.9 | 14.5 |

The typical ambient temperature results are listed Table 16.

## INVERTING CONFIGURATION WITH LEVEL SHIFT

Configuration of the ADAQ7980/ADAQ7988 to acquire bipolar inputs is possible. For example, the device configuration can be made such that $\pm 10 \mathrm{~V}$ signals can fit the 0 V to $\mathrm{V}_{\mathrm{REF}}$ volt input range. In this example, because a $20 \mathrm{Vp}-\mathrm{p}$ signal is fit to a smaller peak-to-peak input range, an inverting configuration must be selected. Attenuation of the input signal requires an inverting configuration. This configuration results in an $180^{\circ}$ phase shift due to the inversion.

With the SAR ADC input range being unipolar, a level shift must be performed to fit a bipolar signal into the unipolar input of the ADC. This level shift is performed using a difference amplifier configuration. The resistor ratios selected for the difference amplifier depend upon the peak-to-peak voltage of the bipolar input signal and the reference voltage being used for the $\mu$ Module data acquisition system that sets the full scale of the ADC conversion range.


Figure 86. Difference Amplifier Configuration Used to Fit Bipolar Signals to the ADAQ7980/ADAQ7988

For both noninverting and inverting gain configurations, it is often useful to increase the $R_{F}$ value to decrease the load on the output. Increasing the $R_{F}$ value improves harmonic distortion at the expense of reducing the bandwidth of the amplifier. Note that as the gain increases, the small signal bandwidth decreases, as is expected from the gain bandwidth product relationship. In addition, the phase margin improves with higher gains, and the amplifier becomes more stable. As a result, the peaking in the frequency response is reduced.

The PCB layout configuration and bond pads of the chip often contribute to stray capacitance. The stray capacitance at the inverting input forms a pole with the feedback and gain resistors. This additional pole adds phase shift and reduces phase margin in the closed-loop phase response, causing instability in the amplifier and peaking in the frequency response.
To obtain the desired bandwidth, adjust the feedback resistor, $\mathrm{R}_{\mathrm{F}}$. If $R_{F}$ cannot be adjusted, a small capacitor can be placed in parallel with $R_{F}$ to reduce peaking.
The feedback capacitor, $\mathrm{C}_{\mathrm{F}}$, forms a zero with the feedback resistor, which cancels out the pole formed by the input stray capacitance and the gain and feedback resistors. For the first pass in determining the $C_{F}$ value, use the following equation:
$R_{G} \times C_{S}=R_{F} \times C_{F}$
where:
$R_{G}$ is the gain resistor.
$C_{S}$ is the input stray capacitance.
$R_{F}$ is the feedback resistor.
$C_{F}$ is the feedback capacitor.
Using this equation, the original closed-loop frequency response of the amplifier is restored, as if there is no stray input capacitance. Most often, however, the value of $\mathrm{C}_{\mathrm{F}}$ is determined empirically. See Table 14 for recommended values.

## APPLICATION CIRCUITS

## USING THE ADAQ7980/ADAQ7988 WITH ACTIVE FILTERS

The low noise and high gain bandwidth of the ADC driver make it an excellent choice in active filter circuits. Most active filter literature provides resistor and capacitor values for various filters but neglects the effect of the finite bandwidth of the op amp on filter performance; ideal filter response with infinite loop gain is implied. Unfortunately, real filters do not behave in this manner. Instead, they exhibit finite limits of attenuation, depending on the gain bandwidth of the active device. Optimal low-pass filter performance requires an op amp with high gain bandwidth for attenuation at high frequencies, and low noise and high dc gain for low frequency, pass-band performance.

Figure 87 shows the schematic of a second-order, low-pass active filter and lists typical component values for filters having a Bessel type response with a gain of 2 and a gain of 5 .


Figure 87. Schematic of a Second-Order, Low-Pass Active Filter
Table 17. Typical Component Values for Second-Order, Low-Pass Active
Filter of Figure 87

| Gain | $\mathrm{R} 1(\Omega)$ | $\mathrm{R} 2(\Omega)$ | $\mathrm{R}_{\mathrm{F}}(\Omega)$ | $\mathrm{R}_{\mathrm{G}}(\Omega)$ | $\mathrm{C} 1(\mathrm{nF})$ | $\mathrm{C} 2(\mathrm{nF})$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 2 | 71.5 | 215 | 499 | 499 | 10 | 10 |
| 5 | 44.2 | 365 | 365 | 90.9 | 10 | 10 |

Figure 88 is a network analyzer plot of the performance of this filter.


Figure 88. Frequency Response of the Filter Circuit of Figure 87 for Two Different Gains

## APPLICATIONS INFORMATION

## LAYOUT

Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADAQ7980/ ADAQ7988. However, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits.
When designing the PCB, separate and confine the analog and digital sections to certain areas of the PCB that houses the ADAQ7980/ADAQ7988. The ADAQ7980/ADAQ7988 pinouts with all their analog signals on the left side and all their digital signals on the right side eases this task.

Avoid running digital lines under the devices because these couple noise onto the die, unless using a ground plane under the ADAQ7980/ADAQ7988 as a shield. Never run fast switching signals, such as CNV or clocks, near the analog signal paths. Avoid crossover of digital and analog signals.

Use at least one ground plane, and it can be common or split between the digital and analog section. In the latter case, join the planes underneath the ADAQ7980/ADAQ7988 devices.
Finally, decouple the power supplies ( $\mathrm{V}+, \mathrm{V}-, \mathrm{VDD}$, and VIO ) of the ADAQ7980/ADAQ7988 with low ESR ceramic capacitors that are
placed close to the ADAQ7980/ADAQ7988 and that are connected using short and wide traces to provide low impedance paths and reduce the effect of glitches on the power supply lines.
Place the smallest value capacitor on the same side of the board as the ADAQ7980/ADAQ7988 and as close as possible to the amplifier power supply pins. Connect the ground end of the capacitor directly to the ground plane.

See Figure 89 for an example layout of the ADAQ7980/ADAQ7988 that can save $50 \%$ PCB area compared to similar designs using individual components for each section of the $\mu$ Module data acquisition system.

## EVALUATING THE PERFORMANCE OF THE ADAQ7980/ADAQ7988

The evaluation board (EVAL-ADAQ7980SDZ) user guide for the ADAQ7980/ADAQ7988 outlines the other recommended layouts for the ADAQ7980/ADAQ7988.

The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the separately purchased EVAL-SDPCB1Z.


Figure 89. Example Layout for the ADAQ7980/ADAQ7988

## OUTLINE DIMENSIONS



Figure 90. 24-Terminal Land Grid Array [LGA]
(CC-24-2)
Dimensions shown in millimeters
Updated: August 09, 2022
ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADAQ7980BCCZ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LGA ( $5 \mathrm{~mm} \times 4 \mathrm{~mm} \times 1.65 \mathrm{~mm}$ ) |  | CC-24-2 | Y6F |
| ADAQ7980BCCZ-RL7 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LGA ( $5 \mathrm{~mm} \times 4 \mathrm{~mm} \times 1.65 \mathrm{~mm}$ ) | Reel, 1000 | CC-24-2 | Y6F |
| ADAQ7988BCCZ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LGA ( $5 \mathrm{~mm} \times 4 \mathrm{~mm} \times 1.65 \mathrm{~mm}$ ) |  | CC-24-2 | Y6H |
| ADAQ7988BCCZ-RL7 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24-Lead LGA ( $5 \mathrm{~mm} \times 4 \mathrm{~mm} \times 1.65 \mathrm{~mm}$ ) | Reel, 1000 | CC-24-2 | Y6H |

1 Z = RoHS Compliant Part.

## EVALUATION BOARDS

| Model $^{1}$ | Description |
| :--- | :--- |
| EVAL-ADAQ7980SDZ | Evaluation Board |
| EVAL-SDP-CB1Z | Evaluation Controller Board |
| Z $=$ RoHS Compliant Part. |  |


[^0]:    1 The acquisition phase is the time available for the ADC sampling capacitors to acquire a new input with the ADC running at a throughput rate of 1 MSPS.

[^1]:    ${ }^{1} \mathrm{Al}$ is analog input, AO is analog output, P is power, Dl is digital input, and DO is digital output.

