### 2.5 V/3.3 V, 10-Bit, 2-Port Level Translating, Bus Switch

## FEATURES

- 225 ps Propagation Delay through the Switch
- $4.5 \Omega$ Switch Connection between Ports
- Data Rate 1.244 Gbps
- $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$ Supply Operation
- Selectable Level Shifting/Translation
- Small Signal Bandwidth 610 MHz
- Level Translation
- 3.3 V to 2.5 V
-3.3 V to 1.8 V
- 2.5 V to 1.8 V
- 24-Lead LFCSP Package


## APPLICATIONS

- 3.3 V to 1.8 V Voltage Translation
- 3.3 V to 2.5 V Voltage Translation
- 2.5 V to 1.8 V Voltage Translation
- Bus Switching
- Bus Isolation
- Hot Swap
- Hot Plug
- Analog Signal Switching


## GENERAL DESCRIPTION

The ADG3246 is a 2.5 V or 3.3 V , 10 -bit, 2-port digital switch. It is designed on Analog Devices' low voltage CMOS process, which provides low power dissipation yet gives high switching speed and very low on resistance, allowing inputs to be connected to outputs without additional propagation delay or generating additional ground bounce noise.

The switches are enabled by means of the bus enable ( $\overline{\mathrm{BE}})$ input signal. These digital switches allow bidirectional signals to be switched when ON. In the OFF condition, signal levels up to the supplies are blocked.
This device is ideal for applications requiring level translation. When operated from a 3.3 V supply, level translation from 3.3 V inputs to 2.5 V outputs occurs. Similarly, if the device is operated from a 2.5 V supply and 2.5 V inputs are applied, the device will translate the outputs to 1.8 V . In addition to this, the ADG3246 has a level translating select pin (SEL). When SEL is low, $\mathrm{V}_{\mathrm{Cc}}$ is reduced internally, allowing for level translation between 3.3 V inputs and 1.8 $\checkmark$ outputs. This makes the device suited to applications requiring level translation between different supplies, such as converter to DSP/microcontroller interfacing.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## PRODUCT HIGHLIGHTS

1. 3.3 V or 2.5 V supply operation.
2. Extremely low propagation delay through switch.
3. $4.5 \Omega$ switches connect inputs to outputs.
4. Level/voltage translation.
5. 24 -lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP package.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram ..... 1
General Description ..... 1
Product Highlights ..... 1
Specifications. ..... 3
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
Electrostatic Discharge (ESD) Ratings .....  6
ESD Ratings for ADG3246 ..... 6
ESD Caution .....  6
Pin Configuration and Function Descriptions. ..... 7
Typical Performance Characteristics ..... 8
Test Circuits. ..... 12
Terminology. ..... 13
Applications Information ..... 14
Bus Switch Applications ..... 14
Package and Pinout. ..... 16
Outline Dimensions ..... 17
Ordering Guide. ..... 17
REVISION HISTORY
8/2022—Rev. A to Rev. B
Updated Format (Universal) ..... 1
Changes to Table 1 ..... 3
Changes to Table 2 ..... 6
Added Thermal Resistance Section and Table 3; Renumbered Sequentially ..... 6
Added Electrostatic Discharge (ESD) Ratings Section ..... 6
Added ESD Ratings for ADG3246 Section and Table 4 ..... 6
Changes to Figure 3 Caption to Figure 8 Caption. ..... 8
Changes to Figure 9 Caption and Figure 10 Caption ..... 9
Changes to Figure 18 Caption and Figure 19 Caption ..... 10
Changed Timing Measurement Information Section to Test Circuits Section. ..... 12
Changed High Impedance During Power-Up/Power-Down Section to High Impedance During Power- Up and Power-Down Section ..... 16
Updated Outline Dimensions ..... 17
Changes to Ordering Guide ..... 17

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, all specifications $\mathrm{T}_{\mathrm{MN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 1.


## SPECIFICATIONS

Table 1.

| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +105^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Data Rate <br> Channel Jitter <br> Operating Frequency-Bus Enable ( $\mathrm{F}_{\mathrm{BE}}$ ) | 1.244 <br> 50 | $\begin{array}{\|c} 0.5 \\ 2.9 \\ 0.5 \\ 2.6 \\ \\ 10 \end{array}$ | 0.2 | ns typ <br> ns min <br> ns max <br> ns typ <br> ns min <br> ns max <br> Gbps typ <br> Gbps max <br> ps p-p <br> MHz max | $\begin{aligned} & V_{C C}=3.0 \mathrm{~V} \text { to } 3.6 \mathrm{~V}, \overline{\mathrm{SEL}}=0 \mathrm{~V} \\ & V_{C C}=2.3 \mathrm{~V} \text { to } 2.7 \mathrm{~V}, \overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{CC}} \\ & V_{C C}=3.3 \mathrm{~V}, \overline{S E L}=3.3 \mathrm{~V} ; \mathrm{V}_{A} V_{B}=2 \mathrm{~V} \\ & V_{C C}=3.3 \mathrm{~V}, \overline{S E L}=3.3 \mathrm{~V} ; \mathrm{V}_{A} V_{B}=2 \mathrm{~V} \end{aligned}$ |
| DIGITAL SWITCH <br> On Resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) <br> On Resistance Matching ( $\Delta \mathrm{R}_{\mathrm{ON}}$ ) | 4.5 <br> 15 <br> 5 <br> 11 <br> 5 <br> 5.5 <br> 14 <br> 11 <br> 0.45 <br> 0.75 <br> 0.65 <br> 0.85 | 8 <br> 28 <br> 9 <br> 18 <br> 8 | 40 <br> 40 <br> 240 <br> 40 <br> 4 <br> 4 <br> 4 <br> 4 | $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\begin{aligned} & V_{C C}=3 \mathrm{~V}, \overline{S E L}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA} \\ & V_{C C}=3 \mathrm{~V}, \overline{S E L}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=1.7 \mathrm{~V}, \mathrm{I}_{\mathrm{BA}}=8 \mathrm{~mA} \\ & V_{C C}=2.3 \mathrm{~V}, \overline{S E L}=2.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=0 \mathrm{~V}, I_{\mathrm{BA}}=8 \mathrm{~mA} \\ & V_{C C}=2.3 \mathrm{~V}, \overline{S E L}=2.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=1 \mathrm{~V}, I_{\mathrm{BA}}=8 \mathrm{~mA} \\ & V_{C C}=3 \mathrm{~V}, \overline{S E L}=0 \mathrm{~V}, V_{A}=0 \mathrm{~V}, I_{\mathrm{BA}}=8 \mathrm{~mA} \\ & V_{C C}=3.3 \mathrm{~V}, \overline{S E L}=0 \mathrm{~V}, V_{A}=0 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \\ & V_{C C}=3 \mathrm{~V}, \overline{S E L}=0 \mathrm{~V}, V_{A}=1 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \\ & V_{C C}=3.3 \mathrm{~V}, \overline{S E L}=0 \mathrm{~V}, V_{A}=1 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \\ & V_{C C}=3 \mathrm{~V}, \overline{S E L}=3 \mathrm{~V}, V_{A}=0 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \\ & V_{C C}=3.3 \mathrm{~V}, \overline{S E L}=0 \mathrm{~V}, V_{A}=0 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \\ & V_{C C}=3 \mathrm{~V}, \overline{S E L}=3 \mathrm{~V}, V_{A}=1 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \\ & V_{C C}=3.3 \mathrm{~V}, \overline{S E L}=0 \mathrm{~V}, V_{A}=1 \mathrm{~V}, I_{B A}=8 \mathrm{~mA} \end{aligned}$ |
| POWER REQUIREMENTS <br> Positive Power Supply Voltage (VCC) <br> Quiescent Power Supply Current ( $I_{\text {cc }}$ ) | $\begin{aligned} & 0.001 \\ & 0.65 \end{aligned}$ | 2.3 3.6 <br> 1 <br> 1.2 | $\begin{aligned} & 2.3 \\ & 3.6 \\ & 2 \\ & 2 \\ & 1.3 \end{aligned}$ | $V$ min <br> $V$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> mA typ <br> mA max | $\begin{aligned} & \text { Digital Inputs }=0 \mathrm{~V} \text { or } V_{C C}, \overline{S E L}=V_{C C} \\ & \text { Digital Inputs }=0 \mathrm{~V} \text { or } V_{C C}, \overline{\mathrm{SEL}}=0 \mathrm{~V} \end{aligned}$ |

## SPECIFICATIONS

Table 1.

| Parameter | $+25^{\circ} \mathrm{C}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +105^{\circ} \mathrm{C} \end{aligned}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Increase in $\mathrm{ICC}^{\text {per Input }}{ }^{4}\left(\Delta \mathrm{l}_{\mathrm{CC}}\right)$ |  | 130 |  | $\mu \mathrm{A}$ max | $\mathrm{V}_{\text {CC }}=3.6 \mathrm{~V}$, $\overline{\mathrm{SEL}}=3.6 \mathrm{~V}, \overline{\mathrm{BE}}=3.0 \mathrm{~V}$ |

1 The digital switch contributes no propagation delay other than the $R C$ delay of the typical $R_{O N}$ of the switch and the load capacitance when driven by an ideal voltage source. Since the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side. This specification is calculated by using the following equation: $t_{P D}=R_{O N} \times C_{L}$, where $R_{O N}$ is $4.5 \Omega$ and $C_{L}$ is 50 pF .
2 Propagation delay matching between channels is calculated from the on resistance matching and load capacitance of 50 pF . This specification is calculated by using the following equation: $\Delta t_{P D}=\Delta R_{O N} \times C_{L}$, where $R_{O N}$ is $0.45 \Omega$ and $C_{L}$ is 50 pF .
${ }^{3}$ See the Test Circuits section.
4 This current applies to the control pin ( $\overline{\mathrm{BE}})$ only. The A and B ports contribute no significant AC or DC currents as they transition.

## ABSOLUTE MAXIMUM RATINGS

$T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Rating |
| :--- | :--- |
| $\mathrm{V}_{\text {CC }}$ to GND | $-0.5 \mathrm{~V} \mathrm{to}+4.6 \mathrm{~V}$ |
| Digital Inputs to GND | -0.5 V to +4.6 V |
| DC Input Voltage | -0.5 V to +4.6 V |
| DC Output Current | 25 mA per channel |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Reflow Soldering Peak Temperature, Pb-Free | As per JEDEC J-STD-020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the natural convection junction-to-ambient thermal resistance measured in a one cubic foot sealed enclosure.

## Table 3. Thermal Resistance

| Package Type ${ }^{1}$ | $\theta_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| CP-24-10 | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1 Test Condition 1: Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with four thermal vias. See the JEDEC JESD-51.

## ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.
Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.
ESD RATINGS FOR ADG3246
Table 4. ADG3246, 24-Lead LFCSP

| ESD Model | Withstand Threshold (kV) | Class |
| :--- | :--- | :--- |
| HBM $^{1}$ | 1 | Class 1 |

1 This is the HBM for the input/output port to supplies, the input/output port to input/output port, and for all other pins.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devi-
ces and circuit boards can discharge without detection. Although
this product features patented or proprietary protection circuitry,
damage may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to avoid
performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | SEL | Level Translation Select (Active Low). |
| 2 | A5 | Port A5. This pin can be an input or output. |
| 3 | A6 | Port A6. This pin can be an input or output. |
| 4 | A7 | Port A7. This pin can be an input or output. |
| 5 | A8 | Port A8. This pin can be an input or output. |
| 6 | A9 | Port A9. This pin can be an input or output. |
| 7 | GND | Ground (O V) Reference. |
| 8 | B9 input or output. |  |
| 9 | B7 | Port B9. This pin can be an |
| 10 | B6 | Port B8. This pin can be an input or output. |
| 11 | B5 pin can be an input or output. |  |
| 12 | B4 | Port B6. This pin can be an input or output. |
| 13 | B3 | Port B5. This pin can be an input or output. This pin can be an input or output. |
| 14 | B2 | Port B3. This pin can be an input or output. |
| 15 | B1 | Port B2. This pin can be an input or output. |
| 16 | Port B1. This pin can be an input or output. |  |
| 17 | BE | Port B0. This pin can be an input or output. |
| 18 | Bus Enable (Active Low). |  |
| 19 | VCC | Positive Power Supply Potential. |
| 20 | Port A0. This pin can be an input or output. |  |
| 21 | A1 | Port A1. This pin can be an input or output. |
| 22 | Port A2. This pin can be an input or output. |  |
| 23 | A3 | Port A3. This pin can be an input or output. |
| 24 | A4 | Port A4. This pin can be an input or output. |
| EP | Exposed Pad. It is recommended that the exposed pad be thermally connected to a copper plane enhanced thermal |  |

## Table 6. Truth Table

| $\overline{\overline{B E}}$ | $\overline{\mathrm{SEL}}^{1}$ | Function |
| :--- | :--- | :--- |
| L | L | $\mathrm{A}=\mathrm{B}, 3.3 \mathrm{~V}$ to 1.8 V level shifting. |
| L | H | $\mathrm{A}=\mathrm{B}, 3.3 \mathrm{~V}$ to $2.5 \mathrm{~V} / 2.5 \mathrm{~V}$ to 1.8 V level shifting. |
| H | X | Disconnect. |

$1 \overline{S E L}=0$ only when $V_{C C}=3.3 \mathrm{~V} \pm 10 \%$.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. On Resistance vs. Input Voltage, $V_{c C}=3 \mathrm{~V}, 3.3 \mathrm{~V}$, and 3.6 V


Figure 4. On Resistance vs. Input Voltage, $V_{C C}=2.3 \mathrm{~V}, 2.5 \mathrm{~V}$, and 2.7 V


Figure 5. On Resistance vs. Input Voltage, $\overline{S E L}=0 \mathrm{~V}$


Figure 6. On Resistance vs. Input Voltage for Different Temperatures, $V_{C C}=$ 3.3 V


Figure 7. On Resistance vs. Input Voltage for Different Temperatures, $V_{c C}=$ 2.5 V


Figure 8. Pass Voltage vs. $V_{c c}, V_{c C}=3 \mathrm{~V}, 3.3 \mathrm{~V}$, and 3.6 V

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. Pass Voltage vs. $V_{c C}, V_{c C}=2.3 \mathrm{~V}, 2.5 \mathrm{~V}$, and 2.7 V


Figure 10. Pass Voltage vs. $V_{c c}, \overline{S E L}=0 \mathrm{~V}$


Figure 11. Icc vs. Enable Frequency


Figure 12. Output Low Characteristic


Figure 13. Output High Characteristic


Figure 14. Charge Injection vs. Source Voltage

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 15. Bandwidth vs. Frequency


Figure 16. Crosstalk vs. Frequency


Figure 17. Off Isolation vs. Frequency


Figure 18. Enable/Disable Time vs. Temperature, $V_{C C}=3.3 \mathrm{~V}$


Figure 19. Enable/Disable Time vs. Temperature, $V_{C C}=2.5 \mathrm{~V}$


Figure 20. Jitter vs. Data Rate; PRBS 31

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 21. Eye Width vs. Data Rate; PRBS 31


สั
Figure 22. Eye Pattern; 1.244 Gbps, $V_{C C}=3.3$ V, PRBS 31

Figure 23. Eye Pattern; 1 Gbps, $V_{c C}=2.5 \mathrm{~V}$, PRBS 31
\%



Figure 24. Jitter at 1.244 Gbps, PRBS 31

## TEST CIRCUITS

For the following load circuit and waveforms, the notation that is used is $V_{\mathbb{N}}$ and $V_{\text {OUT }}$, where $V_{\mathbb{N}}=V_{A}$ and $V_{\text {OUT }}=V_{B}$ or $V_{\mathbb{N}}=V_{B}$ and $V_{\text {OUT }}=$ $V_{A}$.

For $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}\left(\overline{S E L}=\mathrm{V}_{C C}\right), R_{L}=500 \Omega, \mathrm{~V}_{\mathrm{A}}=300 \mathrm{mV}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, and $\mathrm{V}_{\mathrm{T}}=1.5 \mathrm{~V}$.
For $V_{C C}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}\left(\overline{\mathrm{SEL}}=\mathrm{V}_{C C}\right), R_{\mathrm{L}}=500 \Omega, \mathrm{~V}_{\mathrm{A}}=150 \mathrm{mV}, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$, and $\mathrm{V}_{\mathrm{T}}=0.9 \mathrm{~V}$.


NOTES

1. PULSE GENERATOR FOR ALL PULSES: $\mathrm{t}_{\mathrm{R}} \leq \mathbf{2 . 5 n s}, \mathrm{t}_{\mathrm{F}} \leq \mathbf{2 . 5 n s}$, FREQUENCY $\leq 10 \mathrm{MHz}$.
2. $C_{L}$ INCLUDES BOARD, STRAY, AND LOAD CAPACITANCES.
3. $\mathrm{R}_{\mathrm{T}}$ IS THE TERMINATION RESISTOR, SHOULD BE EQUAL TO $Z_{\text {OUT }}$ OF THE PULSE GENERATOR.

Figure 25. Load Circuit


Figure 26. Propagation Delay

## TERMINOLOGY

## $V_{c c}$

Positive Power Supply Voltage.

## GND

Ground ( O V) Reference.

## $\mathrm{V}_{\text {INH }}$

Minimum Input Voltage for Logic 1.

## $\mathrm{V}_{\mathrm{INL}}$

Minimum Input Voltage for Logic 0 .

## $I_{1}$

Input Leakage Current at the Control Inputs.

## loz

OFF State Leakage Current. It is the maximum leakage current at the switch pin in the OFF state.

## loL

ON State Leakage Current. It is the maximum leakage current at the switch pin in the ON state.

## $V_{p}$

Maximum Pass Voltage. The maximum pass voltage relates to the clipped output voltage of an NMOS device when the switch input voltage is equal to the supply voltage.

## Ron

Ohmic Resistance Offered by a Switch in the ON State. It is measured at a given voltage by forcing a specified amount of current through the switch.

## $\Delta R_{\text {ON }}$

On Resistance Match between Any Two Channels, that is, Ron Max

- Ron Min.


## $C_{x}$ OFF

OFF Switch Capacitance.

## $\mathrm{C}_{\mathrm{x}} \mathrm{ON}$

ON Switch Capacitance.

## $\mathrm{C}_{\mathrm{IN}}$

Control Input Capacitance. This consists of $\overline{B E}$ and $\overline{\text { SEL }}$.

## $I_{C C}$

Quiescent Power Supply Current. It is measured when all control inputs are at a logic HIGH or LOW level and the switches are OFF.

## $\Delta \mathrm{l}_{\mathrm{CC}}$

Extra power supply current component for the $\overline{\mathrm{BE}}$ control input when the input is not driven at the supplies.

## $\mathbf{t}_{\text {PLH }}, \mathbf{t}_{\text {PHL }}$

Data Propagation Delay through the Switch in the ON State. Propagation delay is related to the $R C$ time constant $R_{O N} \times C_{L}$, where $\mathrm{CL}_{\mathrm{L}}$ is the load capacitance.

## $\mathbf{t}_{\text {PZH }}, \mathbf{t}_{\text {PZL }}$

Bus Enable Times. These are times taken to cross the $\mathrm{V}_{T}$ voltage at the switch output when the switch turns on in response to the control signal, $\bar{B} E$.

## $\mathbf{t}_{\text {PHZ }}$, t $_{\text {PLZ }}$

Bus Disable Times. This is the time taken to place the switch in the high impedance OFF state in response to the control signal. It is measured as the time taken for the output voltage to change by $V_{\Delta}$ from the original quiescent level, with reference to the logic level transition at the control input. (Refer to Figure 27 for enable and disable times.)

## Max Data Rate

Maximum Rate at which Data Can be Passed through the Switch.

## Channel Jitter

Peak-to-Peak Value of the Sum of the Deterministic and Random Jitter of the Switch Channel.

## $f_{B E}$

Operating Frequency of Bus Enable. This is the maximum frequency at which bus enable ( $\overline{\mathrm{BE}})$ can be toggled.

## APPLICATIONS INFORMATION

## BUS SWITCH APPLICATIONS

Bus switches can used to provide an ideal solution for interfacing between mixed voltage systems. The ADG3246 is suitable for applications where voltage translation from 3.3 V technology to a lower voltage technology is needed. This device can translate from 3.3 V to 1.8 V , from 2.5 V to 1.8 V , or from 3.3 V directly to 2.5 V .

Figure 28 shows a block diagram of a typical application in which a user needs to interface between a 3.3 V ADC and a 2.5 V microprocessor. The microprocessor may not have 3.3 V tolerant inputs, therefore placing the ADG3246 between the two devices allows the devices to communicate easily. The bus switch directly connects the two blocks, thus introducing minimal propagation delay, timing skew, or noise.


Figure 28. Level Translation Between a 3.3 V ADC and a 2.5 V Microprocessor

## Mixed Voltage Operation, Level Translation

### 3.3 V to 2.5 V Translation

When $\mathrm{V}_{\mathrm{CC}}$ is $3.3 \mathrm{~V}\left(\overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{CC}}\right)$ and the input signal range is 0 V to $V_{C C}$, the maximum output signal will be clamped to within a voltage threshold below the $\mathrm{V}_{\mathrm{CC}}$ supply.


Figure 29. 3.3 V to 2.5 V Voltage Translation, $\overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{CC}}$
In this case, the output will be limited to 2.5 V , as shown in Figure 30.


Figure 30. 3.3 V to 2.5 V Voltage Translation, $\overline{\mathrm{SEL}}=\mathrm{V}_{C C}$
This device can be used for translation from 2.5 V to 3.3 V devices and also between two 3.3 V devices.

### 2.5 V to 1.8 V Translation

When $\mathrm{V}_{\mathrm{CC}}$ is $2.5 \mathrm{~V}\left(\overline{\mathrm{SEL}}=\mathrm{V}_{\mathrm{CC}}\right)$ and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal will, as before, be clamped to within a voltage threshold below the $\mathrm{V}_{\mathrm{CC}}$ supply.

$\overline{3}$
Figure 31. 2.5 V to 1.8 V Voltage Translation, $\overline{S E L}=V_{C C}$
In this case, the output is limited to approximately 1.8 V , as shown in Figure 32.


Figure 32. 2.5 V to 1.8 V Voltage Translation, $\overline{S E L}=V_{C C}$

ADG3246

## APPLICATIONS INFORMATION

### 3.3 V to 1.8 V Translation

The ADG3246 offers the option of interfacing between a 3.3 V device and a 1.8 V device. This is possible through use of the SEL pin.
$\overline{\text { SEL }}$ pin: An active low control pin. $\overline{\text { SEL }}$ activates internal circuitry in the ADG3246 that allows voltage translation between 3.3 V devices and 1.8 V devices.


Figure 33. 3.3 V to 1.8 V Voltage Translation, $\overline{\mathrm{SEL}}=0 \mathrm{~V}$
When $\mathrm{V}_{\mathrm{CC}}$ is 3.3 V and the input signal range is 0 V to $\mathrm{V}_{\mathrm{Cc}}$, the maximum output signal will be clamped to 1.8 V , as shown in Figure 34. To do this, the SEL pin must be tied to Logic 0 . If SEL is unused, it should be tied directly to $\mathrm{V}_{\mathrm{CC}}$.


Figure 34. 3.3 V to 1.8 V Voltage Translation, $\overline{\mathrm{SEL}}=0 \mathrm{~V}$

## Bus Isolation

A common requirement of bus architectures is low capacitance loading of the bus. Such systems require bus bridge devices that extend the number of loads on the bus without exceeding the specifications. Because the ADG3246 is designed specifically for applications that do not need drive yet require simple logic functions, it solves this requirement. The device isolates access to the bus, thus minimizing capacitance loading.


哭

Figure 35. Location of Bus Switch in a Bus Isolation Application

## Hot Plug and Hot Swap Isolation

The ADG3246 is suitable for hot swap and hot plug applications. The output signal of the ADG3246 is limited to a voltage that is below the VCC supply, as shown in Figure 30, Figure 32, and Figure 34. Therefore the switch acts like a buffer to take the impact from hot insertion, protecting vital and expensive chipsets from damage.
In hot-plug applications, the system cannot be shut down when new hardware is being added. To overcome this, a bus switch can be positioned on the backplane between the bus devices and the hot plug connectors. The bus switch is turned off during hot plug. Figure 36 shows a typical example of this type of application.

:
Figure 36. ADG3246 in a Hot Plug Application
There are many systems that require the ability to handle hot swapping, such as docking stations, PCI boards for servers, and line cards for telecommunications switches. If the bus can be isolated prior to insertion or removal, then there is more control over the hot swap event. This isolation can be achieved using a bus switch. The bus switches are positioned on the hot swap card between the connector and the devices. During hot swap, the ground pin of the hot swap card must connect to the ground pin of the back plane before any other signal or power pins.

## Analog Switching

Bus switches can be used in many analog switching applications, for example, video graphics. Bus switches can have lower on resistance, smaller ON and OFF channel capacitance and thus improved frequency performance than their analog counterparts. The bus switch channel itself consisting solely of an NMOS switch limits the operating voltage (see Figure 3 for a typical plot), but in many cases, this does not present an issue.

## APPLICATIONS INFORMATION

## High Impedance During Power-Up and PowerDown

To ensure the high impedance state during power-up or powerdown, $\overline{B E}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

## PACKAGE AND PINOUT

The ADG3246 is packaged in a tiny 24 -lead LFCSP package. The area of the LFCSP option is $16 \mathrm{~mm}^{2}$. This makes the LFCSP option an excellent choice for space-constrained applications.

## OUTLINE DIMENSIONS



Figure 37. 24-Lead Lead Frame Chip Scale Package (LFCSP)
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-24-10)
Dimension shown in millimeters
Updated: April 30, 2022

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Packing Quantity | Package <br> Option |
| :--- | :--- | :--- | :--- | :--- |
| ADG3246BCPZ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $24-$ Lead LFCSP $(4 \mathrm{~mm} \times 4 \mathrm{~mm} \times 0.75 \mathrm{~mm}$ w/EP $)$ |  | CP-24-10 |
| ADG3246BCPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $24-$ Lead LFCSP $(4 \mathrm{~mm} \times 4 \mathrm{~mm} \times 0.75 \mathrm{~mm} / \mathrm{EP})$ | Reel, 1500 | CP-24-10 |

[^0]
[^0]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

