

## 5 A, Low V<sub>IN</sub>, Low Noise, CMOS Linear Regulator

#### **FEATURES**

- ▶ 5 A maximum output current
- ▶ Low input voltage supply range
- ▶ V<sub>IN</sub> = 1.10 V to 1.98 V, no external bias supply required
- ▶ Fixed output voltage range (V<sub>OUT FIXED</sub>): 0.55 V to 1.5 V
- ▶ Adjustable output voltage range (V<sub>OUT ADJ</sub>): 0.5 V to 1.5 V
- Ultralow noise: 2 μV rms, 100 Hz to 100 kHz
- Noise spectral density: 5 nV/√Hz at 10 kHz; 4 nV/√Hz at 100 kHz
- ▶ Low dropout voltage: 59 mV typical at 5 A load
- Operating supply current: 5 mA typical at no load
- ±1.5% fixed output voltage accuracy over line, load, and temperature
- ▶ Excellent power supply rejection ratio (PSRR) performance
  - ▶ 61 dB typical at 10 kHz at 5 A load
  - ▶ 43 dB typical at 100 kHz at 5 A load
- ► Excellent load/line transient response
- ▶ Soft start to reduce inrush current
- ▶ Optimized for small 22 µF ceramic capacitors
- Current-limit and thermal overload protection
- Power-good indicator
- Precision enable
- ▶ 16-lead, 3 mm × 3 mm LFCSP package

#### **APPLICATIONS**

- Regulation to noise sensitive applications such as RF transceivers, analog-to-digital converter (ADC) and digital-to-analog converter (DAC) circuits, phase-locked loops (PLLs), voltage controlled oscillators (VCOs) and clocking integrated circuits
- ► Field-programmable gate array (FPGA) and digital signal processor (DSP) supplies
- Medical and healthcare
- Industrial and instrumentation

#### TYPICAL APPLICATION CIRCUITS



Figure 1. Fixed Output Operation



Figure 2. Adjustable Output Operation

#### **GENERAL DESCRIPTION**

The ADP1765 is a low noise, low dropout (LDO) linear regulator. It is designed to operate from a single input supply with an input voltage as low as 1.10 V without the requirement of an external bias supply to increase efficiency and provide up to 5 A of output current ( $I_{OUT}$ ).

The low 59 mV typical dropout voltage at a 5 A load allows the ADP1765 to operate with a small headroom while maintaining regulation and providing better efficiency.

The ADP1765 is optimized for stable operation with small 22  $\mu$ F ceramic output capacitors. The ADP1765 delivers optimal transient performance with minimal printed circuit board (PCB) area.

The ADP1765 is available in fixed output voltages ranging from 0.55 V to 1.5 V. The output voltage ( $V_{OUT}$ ) of the adjustable output model can be set from 0.5 V to 1.5 V through an external resistor connected between VADJ and ground.

The ADP1765 has an externally programmable soft start time by connecting a capacitor to the SS pin. Short-circuit and thermal overload protection circuits prevent damage in adverse conditions. The ADP1765 is available in a small, 16-lead LFCSP package for the smallest footprint solution to meet a variety of applications.

**Data Sheet** 

## **TABLE OF CONTENTS**

| Features1                                     | Enable Feature                       | 14 |
|-----------------------------------------------|--------------------------------------|----|
| Applications1                                 | Power-Good (PG) Feature              | 14 |
| Typical Application Circuits1                 | Applications Information             | 16 |
| General Description1                          | Capacitor Selection                  |    |
| Specifications3                               | Undervoltage Lockout                 | 17 |
| Input and Output Capacitor: Recommended       | Current-Limit and Thermal Overload   |    |
| Specifications4                               | Protection                           | 17 |
| Absolute Maximum Ratings5                     | Paralleling ADP1765 Devices for High |    |
| Thermal Data5                                 | Current Applications                 | 17 |
| Thermal Resistance/Parameter5                 | Thermal Considerations               |    |
| ESD Caution5                                  | PCB Layout Considerations            | 20 |
| Pin Configuration and Function Descriptions 6 | Outline Dimensions                   |    |
| Typical Performance Characteristics7          | Ordering Guide                       | 21 |
| Theory of Operation13                         | Output Voltage Option                | 21 |
| Soft Start Function13                         | Evaluation Boards                    |    |
| Adjustable Output Voltage14                   |                                      |    |
| REVISION HISTORY                              |                                      |    |
| 9/2022—Rev. A to Rev. B                       |                                      |    |
| Changes to Table 3                            |                                      |    |
| Changes to Table 5                            |                                      |    |
| Changes to Figure 39                          |                                      |    |
| Changes to Adjustable Output Voltage Section  |                                      |    |
| Moved Table 7                                 |                                      |    |
| Added Output Voltage Option Section           |                                      | 21 |

## **SPECIFICATIONS**

 $V_{IN} = V_{OUT} + 0.2 \text{ V or } V_{IN} = 1.1 \text{ V, whichever is greater, } I_{OUT} = 100 \text{ mA, } C_{IN} = 22 \text{ } \mu\text{F, } C_{OUT} = 22 \text{ } \mu\text{F, } C_{REF} = 1 \text{ } \mu\text{F, } C_{REG} = 1 \text{ } \mu\text{F, } T_A = 25^{\circ}\text{C, minimum and maximum limits at } T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C, unless otherwise noted.}$ 

Table 1.

| Parameter                                 | Symbol                          | Test Conditions/Comments                                                                                          | Min           | Тур  | Max          | Unit     |
|-------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------|------|--------------|----------|
| INPUT VOLTAGE SUPPLY RANGE                | V <sub>IN</sub>                 | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                              | 1.10          |      | 1.98         | V        |
| OPERATING SUPPLY CURRENT                  | I <sub>GND</sub>                | I <sub>OUT</sub> = 0 μA                                                                                           |               | 5    | 17           | mA       |
|                                           |                                 | I <sub>OUT</sub> = 100 mA                                                                                         |               | 5    | 18           | mA       |
|                                           |                                 | I <sub>OUT</sub> = 5 A                                                                                            |               | 12   | 25           | mA       |
| SHUTDOWN CURRENT                          | I <sub>GND_SD</sub>             | EN = GND                                                                                                          |               | 4    |              | μA       |
|                                           |                                 | $T_J = -40$ °C to +85°C                                                                                           |               |      | 200          | μA       |
|                                           |                                 | $T_J = 85^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                |               |      | 900          | μA       |
| NOISE <sup>1</sup>                        |                                 |                                                                                                                   |               |      |              |          |
| Output Noise                              | OUT <sub>NOISE</sub>            | 10 Hz to 100 kHz, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.9 V                                               |               | 3    |              | μV rms   |
|                                           |                                 | 100 Hz to 100 kHz, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.9 V                                              |               | 2    |              | μV rms   |
|                                           |                                 | 10 Hz to 100 kHz, $V_{IN}$ = 1.5 V, $V_{OUT}$ = 1.3 V                                                             |               | 3    |              | μV rms   |
|                                           |                                 | 100 Hz to 100 kHz, V <sub>IN</sub> = 1.5 V, V <sub>OUT</sub> = 1.3 V                                              |               | 2    |              | μV rms   |
|                                           |                                 | 10 Hz to 100 kHz, V <sub>IN</sub> = 1.7 V, V <sub>OUT</sub> = 1.5 V                                               |               | 3    |              | μV rms   |
| N .                                       | 0.17                            | 100 Hz to 100 kHz, V <sub>IN</sub> = 1.7 V, V <sub>OUT</sub> = 1.5 V                                              |               | 2    |              | μV rms   |
| Noise Spectral Density                    | OUT <sub>NSD</sub>              | V <sub>OUT</sub> = 0.55 V to 1.5 V, I <sub>OUT</sub> = 100 mA                                                     |               | _    |              | 24/11    |
|                                           |                                 | At 10 kHz                                                                                                         |               | 5    |              | nV/√Hz   |
|                                           |                                 | At 100 kHz                                                                                                        |               | 4    |              | nV/√Hz   |
| POWER SUPPLY REJECTION RATIO <sup>1</sup> | PSRR                            | $I_{OUT} = 5 \text{ A, modulated } V_{IN}$                                                                        |               | 0.4  |              |          |
|                                           |                                 | 10 kHz, V <sub>OUT</sub> = 1.3 V, V <sub>IN</sub> = 1.7 V                                                         |               | 61   |              | dB       |
|                                           |                                 | 100 kHz, V <sub>OUT</sub> = 1.3 V, V <sub>IN</sub> = 1.7 V                                                        |               | 43   |              | dB       |
|                                           |                                 | 1 MHz, V <sub>OUT</sub> = 1.3 V, V <sub>IN</sub> = 1.7 V                                                          |               | 33   |              | dB       |
|                                           |                                 | 10 kHz, V <sub>OUT</sub> = 0.9 V, V <sub>IN</sub> = 1.3 V                                                         |               | 57   |              | dB       |
|                                           |                                 | 100 kHz, V <sub>OUT</sub> = 0.9 V, V <sub>IN</sub> = 1.3 V                                                        |               | 43   |              | dB       |
| OLITRUT VOLTAGE DANGE                     |                                 | 1 MHz, V <sub>OUT</sub> = 0.9 V, V <sub>IN</sub> = 1.3 V                                                          |               | 33   |              | dB       |
| OUTPUT VOLTAGE RANGE Fixed                | V                               | T <sub>J</sub> = 25°C                                                                                             | 0.55          |      | 1 5          | V        |
|                                           | V <sub>OUT_FIXED</sub>          |                                                                                                                   | 0.55          |      | 1.5          | V        |
| Adjustable                                | V <sub>OUT_ADJ</sub>            | L - 100 mA T - 25°C                                                                                               |               |      | 1.5<br>+0.75 | %        |
| FIXED OUTPUT VOLTAGE ACCURACY             | V <sub>OUT</sub>                | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C<br>100 mA < I <sub>OUT</sub> < 5 A, T <sub>J</sub> = 0°C to 85°C | -0.75<br>-1.3 |      | +0.75        | %<br>  % |
|                                           |                                 | 100 mA < I <sub>OUT</sub> < 5 A, T <sub>J</sub> = 0°C to 35°C                                                     | -1.5          |      | +1.5         | %        |
| ADJUSTABLE PIN CURRENT                    | l.s.                            | T <sub>.1</sub> = 25°C, V <sub>AD.1</sub> = 0.5 V                                                                 | 49.5          | 50.0 | 50.7         | μA       |
| ADJUSTABLE I IN CONNENT                   | I <sub>ADJ</sub>                | $V_{IN} = V_{OUT} + 0.2 \text{ V or } V_{IN} = 1.1 \text{ V, whichever is}$                                       | 49.0          | 50.0 | 51.2         | μA       |
|                                           |                                 | greater to 1.98 V                                                                                                 | 43.0          | 30.0 | 31.2         | μΛ       |
| ADJUSTABLE OUTPUT VOLTAGE GAIN FACTOR     | A <sub>D</sub>                  | $V_{ADJ}$ = 0.5 V; $V_{IN}$ = $V_{OUT}$ + 0.2 V or $V_{IN}$ = 1.1 V, whichever is greater, to 1.98 V              |               |      |              |          |
|                                           |                                 | T <sub>J</sub> = 25°C                                                                                             |               | 2.99 |              |          |
|                                           |                                 | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                            | 2.96          |      | 3.02         |          |
| REGULATION                                |                                 |                                                                                                                   |               |      |              |          |
| Line                                      | $\Delta V_{OUT}/\Delta V_{IN}$  | $V_{\rm IN}$ = $V_{\rm OUT}$ + 0.2 V or $V_{\rm IN}$ = 1.1 V, whichever is greater, to 1.98 V                     | -0.10         |      | +0.10        | %/V      |
| $Load^2$                                  | $\Delta V_{OUT}/\Delta I_{OUT}$ | I <sub>OUT</sub> = 100 mA to 5 A                                                                                  |               | 0.12 | 0.3          | %/A      |
| DROPOUT VOLTAGE <sup>3</sup>              | V <sub>DROPOUT</sub>            | I <sub>OUT</sub> = 4 A, V <sub>OUT</sub> = 1.2 V                                                                  |               | 47   | 75           | mV       |
|                                           |                                 | I <sub>OUT</sub> = 5 A, V <sub>OUT</sub> = 1.2 V                                                                  |               | 59   | 95           | mV       |
| START-UP TIME <sup>1, 4</sup>             | t <sub>STARTUP</sub>            | C <sub>SS</sub> = 10 nF, V <sub>OUT</sub> = 1 V                                                                   |               | 1    |              | ms       |
| SOFT START CURRENT                        | I <sub>REF</sub>                | 1.1 V ≤ V <sub>IN</sub> ≤ 1.98 V                                                                                  | 8             | 10   | 12           | μA       |
| CURRENT-LIMIT THRESHOLD <sup>1, 5</sup>   | I <sub>LIMIT</sub>              |                                                                                                                   | 7.0           | 8.0  | 8.5          | A        |

analog.com Rev. B | 3 of 22

## **SPECIFICATIONS**

Table 1.

| Parameter                     | Symbol               | Test Conditions/Comments                                                                           | Min  | Тур  | Max  | Unit |
|-------------------------------|----------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| THERMAL SHUTDOWN <sup>1</sup> |                      |                                                                                                    |      |      |      |      |
| Threshold                     | TS <sub>SD</sub>     | T <sub>J</sub> rising                                                                              |      | 152  |      | °C   |
| Hysteresis                    | TS <sub>SD_HYS</sub> |                                                                                                    |      | 16   |      | °C   |
| POWER-GOOD (PG) OUTPUT        |                      |                                                                                                    |      |      |      |      |
| Output Voltage Threshold      |                      |                                                                                                    |      |      |      |      |
| Falling                       | PG <sub>FALL</sub>   | $1.1 \text{ V} \le \text{V}_{\text{IN}} \le 1.98 \text{ V}$                                        |      | -6.2 |      | %    |
| Rising                        | PG <sub>RISE</sub>   | $1.1 \text{ V} \le \text{V}_{\text{IN}} \le 1.98 \text{ V}$                                        |      | -3.5 |      | %    |
| Output Voltage Low            | PG <sub>LOW</sub>    | $1.1 \text{ V} \le \text{V}_{\text{IN}} \le 1.98 \text{ V}, \text{I}_{\text{PG}} \le 1 \text{ mA}$ |      |      | 0.3  | V    |
| Leakage Current               | I <sub>PG_LKG</sub>  | 1.1 V ≤ V <sub>IN</sub> ≤ 1.98 V                                                                   |      | 0.01 | 1    | μA   |
| Delay                         | PG <sub>DELAY</sub>  | EN <sub>RISING</sub> to PG <sub>RISING</sub>                                                       |      | 0.75 |      | ms   |
| PRECISION EN INPUT            |                      | 1.1 V ≤ V <sub>IN</sub> ≤ 1.98 V                                                                   |      |      |      |      |
| Logic Input Voltage           |                      |                                                                                                    |      |      |      |      |
| High                          | EN <sub>HIGH</sub>   |                                                                                                    | 0.60 | 0.65 | 0.69 | V    |
| Low                           | EN <sub>LOW</sub>    |                                                                                                    | 0.55 | 0.60 | 0.65 | V    |
| Input Logic Hysteresis        | EN <sub>HYS</sub>    |                                                                                                    |      | 50   |      | mV   |
| Input Leakage Current         | I <sub>EN_LKG</sub>  | V <sub>EN</sub> = V <sub>IN</sub> or GND                                                           |      | 0.01 | 1    | μA   |
| Input Delay Time              | t <sub>EN DLY</sub>  | From EN rising from 0 V to V <sub>IN</sub> to 0.1 × V <sub>OUT</sub>                               |      | 100  |      | μs   |
| UNDERVOLTAGE LOCKOUT          | UVLO                 |                                                                                                    |      |      |      |      |
| Input Voltage                 |                      |                                                                                                    |      |      |      |      |
| Rising                        | UVLO <sub>RISE</sub> | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                             |      | 1.00 | 1.06 | V    |
| Falling                       | UVLO <sub>FALL</sub> | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                             | 0.85 | 0.93 |      | V    |
| Hysteresis                    | UVLO <sub>HYS</sub>  |                                                                                                    |      | 70   |      | mV   |

<sup>&</sup>lt;sup>1</sup> Guaranteed by characterization but not production tested.

#### INPUT AND OUTPUT CAPACITOR: RECOMMENDED SPECIFICATIONS

Table 2.

| Parameter                                    | Symbol           | Test Conditions/Comments                       | Min  | Тур | Max | Unit |
|----------------------------------------------|------------------|------------------------------------------------|------|-----|-----|------|
| CAPACITANCE <sup>1</sup>                     |                  | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ |      |     |     |      |
| Input                                        | C <sub>IN</sub>  |                                                | 14.5 | 22  |     | μF   |
| Output                                       | C <sub>OUT</sub> |                                                | 14.5 | 22  |     | μF   |
| Regulator                                    | C <sub>REG</sub> |                                                | 0.7  | 1   |     | μF   |
| Reference                                    | C <sub>REF</sub> |                                                | 0.07 | 1   |     | μF   |
| CAPACITOR EQUIVALENT SERIES RESISTANCE (ESR) | R <sub>ESR</sub> | T <sub>A</sub> = -40°C to +125°C               |      |     |     |      |
| $C_{IN}$ , $C_{OUT}$                         |                  |                                                |      |     | 0.2 | Ω    |
| C <sub>REG</sub>                             |                  |                                                |      |     | 0.5 | Ω    |
| C <sub>REF</sub>                             |                  |                                                |      |     | 2   | Ω    |

<sup>1</sup> The minimum input and output capacitance must be >14.5 μF over the full range of the operating conditions. Consider the full range of the operating conditions in the application during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended. Y5V and Z5U capacitors are not recommended for use with any LDO.

analog.com Rev. B | 4 of 22

<sup>&</sup>lt;sup>2</sup> Based on an endpoint calculation using 100 mA and 5 A loads.

Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage, which applies only for output voltages above 1.1 V.

 $<sup>^4</sup>$  Start-up time is the time from the rising edge of  $V_{\text{EN}}$  to  $V_{\text{OUT}}$  being at 90% of its nominal value.

<sup>&</sup>lt;sup>5</sup> Current-limit threshold is the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 1.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 1.0 V, or 0.9 V.

#### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                            | Rating                    |
|--------------------------------------|---------------------------|
| VIN to GND                           | -0.3 V to +2.16 V         |
| EN to GND                            | -0.3 V to +3.96 V         |
| VOUT to GND                          | -0.3 V to V <sub>IN</sub> |
| SENSE to GND                         | -0.3 V to V <sub>IN</sub> |
| VREG to GND                          | -0.3 V to V <sub>IN</sub> |
| REFCAP to GND                        | -0.3 V to V <sub>IN</sub> |
| VADJ to GND                          | -0.3 V to V <sub>IN</sub> |
| SS to GND                            | -0.3 V to V <sub>IN</sub> |
| PG to GND                            | -0.3 V to +3.96 V         |
| Storage Temperature Range            | -65°C to +150°C           |
| Operating Junction Temperature Range | -40°C to +125°C           |
| Junction Temperature                 | 150°C                     |
| Lead Temperature (Soldering, 10 sec) | 300°C                     |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL DATA

Absolute maximum ratings apply individually only, not in combination. The ADP1765 can be damaged when the junction temperature limits are exceeded. The use of appropriate thermal management techniques is recommended to ensure that the maximum junction temperature does not exceed the limits shown in Table 3.

Use the following equation to calculate the junction temperature  $(T_J)$  from the board temperature  $(T_{BOARD})$  or package top temperature  $(T_{TOP})$ 

$$T_{.I} = T_{BOARD} + (P_D \times \Psi_{.IB})$$

$$T_{.I} = T_{TOP} + (P_D \times \Psi_{.IT})$$

 $\Psi_{JB}$  is the junction to board thermal characterization parameter and  $\Psi_{JT}$  is the junction to top thermal characterization parameter with units of °C/W.

 $\Psi_{JB}$  of the package is based on modeling and calculation using a 4-layer board. JESD51-12, *Guidelines for Reporting and Using Electronic Package Thermal Information*, states that thermal characterization parameters are not the same as thermal resistances.  $\Psi_{JB}$  measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance,  $\theta_{JB}$ . Therefore,  $\Psi_{JB}$  thermal paths include convection from the top of the package as well as radiation from the package, factors that make  $\Psi_{JB}$  more useful in real-world applications.

## THERMAL RESISTANCE/PARAMETER

Values shown in Table 4 are calculated in compliance with JEDEC standards for thermal reporting.  $\theta_{JA}$  is the natural convection junc-

tion to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.  $\theta_{JB}$  is the junction to board thermal resistance.  $\Psi_{JB}$  is the junction to board thermal characterization parameter.  $\Psi_{JT}$  is the junction to top thermal characterization parameter.

In applications where high maximum power dissipation exists, close attention to thermal board design is required. Thermal resistance/parameter values may vary, depending on the PCB material, layout, and environmental conditions.

Table 4. Thermal Resistance/Parameter

| Package Type          | $\theta_{JA}$ | $\theta_{JC}$ | $\theta_{JB}$ | $\Psi_{JB}$ | $\Psi_{JT}$ | Unit |
|-----------------------|---------------|---------------|---------------|-------------|-------------|------|
| CP-16-48 <sup>1</sup> | 40.65         | 7.47          | 17.38         | 12.9        | 0.85        | °C/W |

<sup>&</sup>lt;sup>1</sup> Thermal resistance/parameter simulated values are based on a JEDEC 2S2P thermal test board for  $\Psi_{JT}$ ,  $\Psi_{JB}$ ,  $\theta_{JA}$ , and  $\theta_{JB}$  and a JEDEC 1S0P thermal test board for  $\theta_{JC}$  with four thermal vias. See JEDEC JESD51-12.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. B | 5 of 22

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

Table 5. Pin Function Descriptions

| Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 4  | VIN      | Regulator Input Supply. Bypass VIN to GND with a 22 µF or greater capacitor. Note that all four VIN pins must be connected to the source supply.                                                                                                                                                                                                                                                                |
| 5       | REFCAP   | Reference Filter Capacitor. Connect a 1 µF capacitor from the REFCAP pin to ground. Do not connect a load from this pin to ground.                                                                                                                                                                                                                                                                              |
| 6       | VREG     | Regulated Input Supply to LDO Amplifier. Bypass VREG to GND with a 1 µF or greater capacitor. Do not connect a load from this pin to ground.                                                                                                                                                                                                                                                                    |
| 7       | GND      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8       | VADJ     | Adjustable Voltage Pin for the Adjustable Output Option. Connect a 10 k $\Omega$ external resistor between the VADJ pin and ground to set the output voltage to 1.5 V. Due to an internal low-pass filter, externally modifying the VADJ pin does not cause an instantaneous change in the output voltage. Only connect this pin to a resistor to ground. For the fixed output option, leave this pin floating. |
| 9 to 12 | VOUT     | Regulated Output Voltage. Bypass VOUT to GND with a 22 µF or greater capacitor. Note that all four VOUT pins must be connected to the load.                                                                                                                                                                                                                                                                     |
| 13      | SENSE    | Sense Input. The SENSE pin measures the actual output voltage at the load and feeds it to the error amplifier. Connect SENSE as close to the load as possible to minimize the effect of IR drop between VOUT and the load. Do not connect an external resistor divider network on SENSE.                                                                                                                        |
| 14      | SS       | Soft Start Pin. A capacitor connected to this pin determines the soft start time.                                                                                                                                                                                                                                                                                                                               |
| 15      | PG       | Power-Good Output. This open-drain output requires an external pull-up resistor. If the device is in shutdown mode, current-limit mode, or thermal shutdown mode, or if the V <sub>OUT</sub> voltage falls below 90% of the nominal output voltage, the PG pin immediately transitions to low.                                                                                                                  |
| 16      | EN       | Enable Input. Drive the EN pin high to turn on the regulator. Drive the EN pin low to turn off the regulator. For automatic startup, connect the EN pin to the VIN pin.                                                                                                                                                                                                                                         |
|         | EP       | Exposed Pad. The exposed pad is electrically connected to GND. It is recommended that this pad be connected to a ground plane on the PCB. The exposed pad is on the bottom of the package.                                                                                                                                                                                                                      |

analog.com Rev. B | 6 of 22

## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  =  $V_{OUT}$  + 0.2 V or  $V_{IN}$  = 1.1 V, whichever is greater,  $V_{OUT}$  = 1.3 V,  $I_{OUT}$  = 100 mA,  $T_A$  = 25°C, unless otherwise noted.



Figure 4. Output Voltage ( $V_{OUT}$ ) vs. Temperature,  $V_{OUT}$  = 1.3 V



Figure 5. Output Voltage ( $V_{OUT}$ ) vs. Load Current ( $I_{LOAD}$ ),  $V_{OUT} = 1.3 \text{ V}$ 



Figure 6. Output Voltage ( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ),  $V_{OUT}$  = 1.3 V



Figure 7. Ground Current ( $I_{GND}$ ) vs. Temperature,  $V_{OUT}$  = 1.3 V



Figure 8. Ground Current ( $I_{CND}$ ) vs. Load Current ( $I_{LOAD}$ ),  $V_{OUT} = 1.3 \text{ V}$ 



Figure 9. Ground Current ( $I_{GND}$ ) vs. Input Voltage ( $V_{IN}$ ),  $V_{OUT} = 1.3 \text{ V}$ 

analog.com Rev. B | 7 of 22

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 10. Output Voltage ( $V_{OUT}$ ) vs. Temperature,  $V_{OUT} = 0.9 \text{ V}$ 



Figure 11. Output Voltage ( $V_{OUT}$ ) vs. Load Current ( $I_{LOAD}$ ),  $V_{OUT} = 0.9 \text{ V}$ 



Figure 12. Output Voltage ( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ),  $V_{OUT} = 0.9 \text{ V}$ 



Figure 13. Ground Current ( $I_{GND}$ ) vs. Temperature,  $V_{OUT} = 0.9 \text{ V}$ 



Figure 14. Ground Current ( $I_{GND}$ ) vs. Load Current ( $I_{LOAD}$ ),  $V_{OUT} = 0.9 \text{ V}$ 



Figure 15. Ground Current ( $I_{GND}$ ) vs. Input Voltage ( $V_{IN}$ ),  $V_{OUT} = 0.9 \text{ V}$ 

analog.com Rev. B | 8 of 22

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 16. Shutdown Current ( $I_{GND\_SD}$ ) vs. Temperature at Various Input Voltages ( $V_{IN}$ ),  $V_{OUT}$  = 0.9 V



Figure 17. Dropout Voltage ( $V_{DROPOUT}$ ) vs. Load Current ( $I_{LOAD}$ ),  $V_{OUT} = 1.3 \text{ V}$ 



Figure 18. Output Voltage ( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ) in Dropout,  $V_{OUT} = 1.3$ 



Figure 19. Ground Current ( $I_{GND}$ ) vs. Input Voltage ( $V_{IN}$ ) in Dropout,  $V_{OUT} = 1.3$ 



Figure 20. Load Transient Response,  $C_{OUT}$  = 22  $\mu$ F,  $V_{IN}$  = 1.8 V,  $V_{OUT}$  = 1.3 V



Figure 21. Load Transient Response,  $C_{OUT}$  = 47  $\mu$ F,  $V_{IN}$  = 1.8 V,  $V_{OUT}$  = 1.3 V

analog.com Rev. B | 9 of 22

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 22. Load Transient Response,  $C_{OUT}$  = 22  $\mu$ F,  $V_{IN}$  = 1.4 V,  $V_{OUT}$  = 0.9 V



Figure 23. Load Transient Response,  $C_{OUT}$  = 47  $\mu$ F,  $V_{IN}$  = 1.4 V,  $V_{OUT}$  = 0.9 V



Figure 24. Line Transient Response, Load Current = 5 A,  $V_{IN}$  = 1.6 V to 1.98 V Step,  $V_{OUT}$  = 1.3 V



Figure 25. Line Transient Response, Load Current = 5 A,  $V_{IN}$  = 1.3 V to 1.7 V Step,  $V_{OUT}$  = 0.9 V



Figure 26. Output Noise vs. Load Current (I<sub>LOAD</sub>)



Figure 27. Output Noise vs. Output Voltage (V<sub>OUT</sub>)

analog.com Rev. B | 10 of 22

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 28. Noise Spectral Density vs. Frequency at Various Output Voltages  $(V_{OUT})$ , 0.1 Hz to 1 MHz



Figure 29. Noise Spectral Density vs. Frequency at Various Output Voltages  $(V_{OUT})$ , 10 Hz to 10 MHz



Figure 30. Noise Spectral Density vs. Frequency at Various Load Current  $(I_{OUT})$ , 0.1 Hz to 1 MHz



Figure 31. Noise Spectral Density vs. Frequency at Various Load Current ( $I_{OUT}$ ), 10 Hz to 10 MHz



Figure 32. Power Supply Rejection Ratio (PSRR) vs. Frequency at Various Input Voltages  $(V_{IN})$ ,  $V_{OUT} = 1.3 \text{ V}$ , Load = 5 A



Figure 33. Power Supply Rejection Ratio (PSRR) vs. Frequency at Various Loads ( $I_{LOAD}$ ),  $V_{OUT}$  = 1.3 V,  $V_{IN}$  = 1.7 V

analog.com Rev. B | 11 of 22

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 34. Power Supply Rejection Ratio (PSRR) vs. Frequency at Various Input Voltages ( $V_{IN}$ ),  $V_{OUT} = 0.9 \text{ V}$ , Load = 5 A



Figure 35. Power Supply Rejection Ratio (PSRR) vs. Frequency at Various Loads ( $I_{LOAD}$ ),  $V_{OUT} = 0.9 V$ ,  $V_{IN} = 1.3 V$ 



Figure 36. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage at Various Frequencies,  $V_{OUT} = 0.9 \text{ V}$ , Load = 5 A



Figure 37. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage at Various Frequencies,  $V_{OUT} = 1.3 \text{ V}$ , Load = 5 A

analog.com Rev. B | 12 of 22

#### THEORY OF OPERATION

The ADP1765 is a low dropout (LDO), low noise linear regulator that uses an advanced proprietary architecture to achieve high efficiency regulation. It also provides high PSRR and excellent line and load transient response using a small 22  $\mu F$  ceramic output capacitor. The device operates from a 1.10 V to 1.98 V input rail to provide up to 5 A of output current. The supply current in shutdown mode is less than 4  $\mu A$ .



Figure 38. Functional Block Diagram, Fixed Output



Figure 39. Functional Block Diagram, Adjustable Output

Internally, the ADP1765 consists of a reference, an error amplifier, and a pass device. The output current is delivered via the pass device, which is controlled by the error amplifier, forming a negative feedback system that ideally drives the feedback voltage to equal the reference voltage. If the feedback voltage is lower than the reference voltage, the negative feedback drives more current, increasing the output voltage. If the feedback voltage is higher than the reference voltage, the negative feedback drives less current, decreasing the output voltage.

The ADP1765 is available in output voltages ranging from 0.55 V to 1.5 V for a fixed output. Contact your local Analog Devices, Inc., sales representative for other fixed voltage options. The adjustable output option can be set from 0.5 V to 1.5 V. The ADP1765 uses

the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on. When EN is low, VOUT turns off. For automatic startup, tie EN to VIN.

#### **SOFT START FUNCTION**

For applications that require a controlled startup, the ADP1765 provides a programmable soft start function. The programmable soft start is useful for reducing inrush current upon startup and for providing voltage sequencing. To implement soft start, connect a small ceramic capacitor from SS to GND. At startup, a 10  $\mu A$  current source charges this capacitor. The voltage at SS limits the ADP1765 start-up output voltage, providing a smooth ramp up to the nominal output voltage. To calculate the start-up time for the fixed output ( $t_{\rm STARTUP\_FIXED}$ ) and adjustable ( $t_{\rm STARTUP\_ADJ}$ ) output, use the following equations:

$$t_{STARTUP\ FIXED} = t_{DELAY} + V_{REF} \times (C_{SS}/I_{SS})$$
 (1)

$$t_{STARTUP\ ADJ} = t_{DELAY} + V_{ADJ} \times (C_{SS}/I_{SS})$$
 (2)

where

 $t_{DELAY}$  is a fixed delay of 100 µs.

 $V_{REF}$  is a 0.5 V internal reference for the fixed output model option.  $C_{SS}$  is the soft start capacitance from SS to GND.

 $I_{SS}$  is the current sourced from SS (10  $\mu$ A).

 $V_{ADJ}$  is the voltage at the VADJ pin, equal to  $R_{ADJ} \times I_{ADJ}$ .



Figure 40. Fixed V<sub>OUT</sub> Ramp-Up with External Soft Start Capacitor (V<sub>OUT, EN</sub>) vs. Time

analog.com Rev. B | 13 of 22

#### THEORY OF OPERATION



Figure 41. Adjustable  $V_{OUT}$  Ramp-Up with External Soft Start Capacitor  $(V_{OUT}, FN)$  vs. Time

#### ADJUSTABLE OUTPUT VOLTAGE

The output voltage of the ADP1765 can be set over a 0.5 V to 1.5 V range. Connect a resistor ( $R_{ADJ}$ ) from the VADJ pin to ground to set the output voltage. To calculate the output voltage ( $V_{OUT}$ ), use the following equation:

$$V_{OUT} = A_D \times (R_{ADJ} \times I_{ADJ}) \tag{3}$$

where:

 $A_D$  is the gain factor with a typical value of 2.99 between the VADJ pin and VOUT pin.

 $I_{ADJ}$  is the 50 µA constant current out of the VADJ pin.

Due to an internal low-pass filter, externally modifying the VADJ pin does not cause an instantaneous change in the output voltage. For normal operation, it is recommended to only connect a resistor across VADJ to ground.

## **ENABLE FEATURE**

The ADP1765 uses the EN pin to enable and disable the VOUT pins under normal operating conditions. As shown in Figure 42, when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off.



Figure 42. Typical EN Pin Operation

As shown in Figure 43, the EN pin has built in hysteresis. This hysteresis prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.



Figure 43. Output Voltage ( $V_{OUT}$ ) vs. EN Threshold,  $V_{OUT} = 1.3 \text{ V}$ 

#### POWER-GOOD (PG) FEATURE

The ADP1765 provides a power-good pin (PG) to indicate the status of the output. This open-drain output requires an external pull-up resistor that can be connected to VIN or VOUT. If the device is in shutdown mode, current-limit mode, or thermal shutdown, or if it falls below 90% of the nominal output voltage, PG immediately transitions low. During soft start, the rising threshold of the power-good signal is 96.5% of the nominal output voltage.

The open-drain output is held low when the ADP1765 has sufficient input voltage to turn on the internal PG transistor. An optional soft start delay can be detected. The PG transistor is terminated via a pull-up resistor to VIN or VOUT.

Power-good accuracy is 93.8% of the nominal regulator output voltage when this voltage is rising, with a 96.5% trip point when this voltage is falling.

analog.com Rev. B | 14 of 22

## THEORY OF OPERATION

Regulator input voltage brownouts or glitches trigger a power no good if  $V_{\text{OUT}}$  falls below 93.8%.

A normal power-down triggers a power good when  $\ensuremath{\text{V}_{\text{OUT}}}$  is at 96.5%.



Figure 44. Typical PG Voltage Behavior vs.  $V_{OUT}$ ,  $V_{IN}$  Rising ( $V_{OUT} = 1.3 V$ )



Figure 45. Typical PG Voltage Behavior vs.  $V_{OUT}$ ,  $V_{IN}$  Falling ( $V_{OUT} = 1.3 \text{ V}$ )

analog.com Rev. B | 15 of 22

#### **APPLICATIONS INFORMATION**

#### CAPACITOR SELECTION

#### **Output Capacitor**

The ADP1765 is designed for operation with small, space-saving ceramic capacitors, but it can function with most commonly used capacitors as long as care is taken with the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 22  $\mu F$  capacitance with an ESR of 50 m $\Omega$  or less is recommended to ensure the stability of the ADP1765. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP1765 to large changes in load current. Figure 46 and Figure 47 show the transient responses for output capacitance values of 22  $\mu F$  and 47  $\mu F$ , respectively.



Figure 46. Output Transient Response,  $C_{OUT}$  = 22  $\mu$ F,  $V_{OUT}$  = 1.3 V



Figure 47. Output Transient Response,  $C_{OUT}$  = 47  $\mu$ F,  $V_{OUT}$  = 1.3 V

#### **Input Bypass Capacitor**

Connecting a 22  $\mu$ F capacitor from the VIN pin to the GND pin to the ground plane reduces the circuit sensitivity to the PCB layout, especially when long input traces or high source impedances

are encountered. If an output capacitance greater than 22  $\mu F$  is required, it is recommended to increase the input capacitor to match it.

## **Input and Output Capacitor Properties**

Use any good quality ceramic capacitors with the ADP1765 as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended. Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics.

Figure 48 shows the capacitance vs. dc bias voltage characteristics of a C2012X5R1A226K125AB, 0805 case, 22  $\mu$ F, 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or with a higher voltage rating exhibits improved stability. The temperature variation of the X5R dielectric is about  $\pm 15\%$  over the  $-55^{\circ}$ C to  $+85^{\circ}$ C temperature range and is not a function of package size or voltage rating.



Figure 48. Capacitance vs. DC Bias Voltage

Use Equation 4 to determine the worst-case capacitance, accounting for capacitor variation over temperature, component tolerance, and voltage.

$$C_{EFF} = C_{OUT} \times (1 - TEMPCO) \times (1 - TOL) \tag{4}$$

where:

 $C_{EFF}$  is the effective capacitance at the operating voltage.  $C_{OUT}$  is the output capacitor.

*TEMPCO* is the worst case capacitor temperature coefficient. *TOL* is the worst case component tolerance.

In this example, the worst case temperature coefficient (TEMPCO) over -55°C to +125°C is assumed to be 15% for an X5R dielectric.

analog.com Rev. B | 16 of 22

#### **APPLICATIONS INFORMATION**

The tolerance of the capacitor (TOL) is assumed to be 10%, and  $C_{OUT}$  = 19.48  $\mu$ F at 1.0 V, as shown in Figure 48.

Substituting these values in Equation 4 yields

$$C_{FFF} = 19.48 \,\mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 14.9 \,\mu\text{F}$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of the ADP1765, it is imperative to evaluate the effects of dc bias, temperature, and tolerances on the behavior of the capacitors for each application.

#### UNDERVOLTAGE LOCKOUT

The ADP1765 has an internal undervoltage lockout (UVLO) circuit that disables all inputs and the output when the input voltage is less than approximately 1.06 V. The UVLO ensures that the ADP1765 inputs and output behave in a predictable manner during power-up.

# CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION

The ADP1765 is protected against damage due to excessive power dissipation by current-limit and thermal overload protection circuits. The ADP1765 is designed to reach the current limit when the output load reaches 8.0 A (typical). When the output load exceeds 8.0 A, the output voltage is reduced to maintain a constant current limit.

Thermal overload protection is included that limits the junction temperature to a maximum of 152°C (typical). Under extreme conditions (that is, high ambient temperature and power dissipation) when the junction temperature begins to rise above 152°C, the output turns off, reducing the output current to zero. When the junction temperature drops below 136°C (typical), the output turns on again, and the output current is restored to its nominal value.

Consider the case where a hard short from VOUT to ground occurs. At first, the ADP1765 reaches the current limit so that only 8.0 A is conducted into the short. If self-heating of the junction becomes great enough to cause its temperature to rise above 152°C, thermal

shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below 136°C, the output turns on and conducts 8.0 A into the short, again causing the junction temperature to rise above 152°C. This thermal oscillation between 136°C and 152°C causes a current oscillation between 8.0 A and 0 A that continues as long as the short remains at the output.

Current-limit and thermal overload protections are intended to protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that junction temperatures do not exceed 125°C.

## PARALLELING ADP1765 DEVICES FOR HIGH CURRENT APPLICATIONS

In applications where high output current is required while maintaining low noise and high PSRR performance, connect two ADP1765 devices in parallel to handle loads up to 9 A.

When paralleling the ADP1765, the two outputs must be of the same voltage setting to maintain good current sharing between the two LDOs. To improve current sharing accuracy, add identical ballast resistors (R<sub>BALLAST</sub>) at the output of each regulator, as shown in Figure 49. Note that large ballast resistors improve current sharing accuracy, but degrade the load regulation performance and increase the losses along the power line. Therefore, it is best to keep the ballast resistors at a minimum. In addition, tie the VADJ, SS, and REFCAP pins of the LDO regulators together to minimize error between the two outputs.

Use Equation 5 to calculate the output of the two paralleled ADP1765 LDOs.

$$V_{OUT} = 2 \times A_D \times (R_{ADJ} \times I_{ADJ}) \tag{5}$$

where:

 $A_D$  is the gain factor with a typical value of 2.99 between the VADJ pin and VOUT pin.

 $I_{ADJ}$  is the 50 µA constant current out of the VADJ pin.

analog.com Rev. B | 17 of 22

#### **APPLICATIONS INFORMATION**



Figure 49. Two ADP1765 Devices Connected in Parallel to Achieve Higher Current Output

#### THERMAL CONSIDERATIONS

In applications with a low input-to-output voltage differential, the ADP1765 does not dissipate much heat. However, in applications with high ambient temperature and/or high input voltage, the heat dissipated in the package may become large enough to cause the junction temperature of the die to exceed the maximum junction temperature of 125°C.

When the junction temperature exceeds 152°C, the regulator enters thermal shutdown. The regulator recovers only after the junction temperature decreases below 136°C to prevent any permanent damage. Therefore, thermal analysis for the chosen application is important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the board temperature and the temperature rise of the package due to the power dissipation, as shown in Equation 6.

To guarantee reliable operation, the junction temperature of the ADP1765 must not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include board temperature, power dissipation in the power device, and thermal characterization parameter between the junction and board  $(\Psi_{JB})$ . The  $\Psi_{JB}$  parameter is dependent on the package assembly compounds and the PCB copper area. Table 6 shows the typical  $\Psi_{JB}$  values for the 16-lead LFCSP package for various PCB copper areas.

Table 6. Typical non-JEDEC Ψ<sub>JB</sub> Values

| PCB Copper Area (mm <sup>2</sup> ) | Ψ <sub>JB</sub> (°C/W) at 2W |
|------------------------------------|------------------------------|
| 25                                 | 71.05                        |
| 100                                | 18.9                         |
| 500                                | 13.45                        |
| 1000                               | 13.15                        |

Calculate the junction temperatures of the ADP1765 by

$$T_{J} = T_{B} + (P_{D} \times \Psi_{JB}) \tag{6}$$

where:

 $T_{\rm B}$  is the board temperature.

 $P_D$  is the power dissipation in the die, given by

$$P_D = ((V_{IN} - V_{OUT}) \times I_{LOAD}) + (V_{IN} \times I_{GND})$$
(7)

where:

 $V_{IN}$  and  $V_{OUT}$  are the input and output voltages, respectively.  $I_{I,OAD}$  is the load current.

 $I_{GND}$  is the ground current.

Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to

$$T_{J} = T_{B} + (((V_{IN} - V_{OUT}) \times I_{LOAD}) \times \Psi_{JB})$$
 (8)

As shown in Equation 8, for a given board temperature, input-to-output voltage differential and continuous load current, a minimum copper area requirement exists for the PCB to ensure that the iunction temperature does not rise above 125°C.

Figure 50 to Figure 55 show the junction temperature calculations for the different board temperatures, power dissipation, and areas of the PCB copper.



Figure 50. 1000 mm<sup>2</sup> of PCB Copper, T<sub>B</sub> = 25°C

analog.com Rev. B | 18 of 22

#### **APPLICATIONS INFORMATION**



Figure 51. 500 mm<sup>2</sup> of PCB Copper,  $T_B = 25^{\circ}$ C



Figure 52. 100 mm<sup>2</sup> of PCB Copper,  $T_B$ = 25°C



Figure 53. 1000 mm<sup>2</sup> of PCB Copper,  $T_B = 50$ °C



Figure 54. 500 mm<sup>2</sup> of PCB Copper, T<sub>B</sub> = 50°C



Figure 55. 100 mm<sup>2</sup> of PCB Copper,  $T_B = 50$ °C



Figure 56. Thermal Image of the ADP1765 Evaluation Board at  $I_{LOAD}$  = 5 A,  $V_{IN}$  = 1.5 V,  $V_{OUT}$  = 1.3 V,  $T_B$  = 93.3°C

Figure 56 shows a thermal image of the ADP1765 evaluation board operating at a 5 A current load. The total power dissipation on the ADP1765 is 933 mW, which makes the temperature on

analog.com Rev. B | 19 of 22

## **APPLICATIONS INFORMATION**

the surface of the device higher by 22°C than the temperature of the evaluation board.

## **PCB LAYOUT CONSIDERATIONS**

Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Place the soft start capacitor ( $C_{SS}$ ) as close as possible to the SS pin. Place the reference capacitor ( $C_{REF}$ ) and regulator capacitor ( $C_{REG}$ ) as close as possible to the REFCAP pin and VREG pin, respectively. Connect the load as close as possible to the VOUT and SENSE pins.



Figure 57. Evaluation Board



Figure 58. Typical Board Layout, Top Side



Figure 59. Typical Board Layout, Bottom Side

Table 7. Related Devices

|                     | Input               | Maximum |                  |               |
|---------------------|---------------------|---------|------------------|---------------|
| Model               | Voltage             | Current | Fixed/Adjustable | Package       |
| ADP1761             | 1.10 V to<br>1.98 V | 1 A     | Fixed/adjustable | 16-lead LFCSP |
| ADP1762             | 1.10 V to<br>1.98 V | 2 A     | Fixed/adjustable | 16-lead LFCSP |
| ADP1763             | 1.10 V to<br>1.98 V | 3 A     | Fixed/adjustable | 16-lead LFCSP |
| ADP1740/<br>ADP1741 | 1.6 V to 3.6 V      | 2 A     | Fixed/adjustable | 16-lead LFCSP |
| ADP1752/<br>ADP1753 | 1.6 V to 3.6 V      | 0.8 A   | Fixed/adjustable | 16-lead LFCSP |
| ADP1754/<br>ADP1755 | 1.6 V to 3.6 V      | 1.2 A   | Fixed/adjustable | 16-lead LFCSP |

analog.com Rev. B | 20 of 22

#### **OUTLINE DIMENSIONS**



Figure 60. 16-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body and 0.75 mm Package Height (CP-16-48) Dimensions shown in millimeters

Updated: August 30, 2022

## **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                      | Packing Quantity | Package<br>Option | Marking<br>Code |
|--------------------|-------------------|------------------------------------------|------------------|-------------------|-----------------|
| ADP1765ACPZ0.85-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUA             |
| ADP1765ACPZ0.95-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUM             |
| ADP1765ACPZ-0.9-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUB             |
| ADP1765ACPZ-1.0-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUD             |
| ADP1765ACPZ-1.1-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUE             |
| ADP1765ACPZ1.25-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUR             |
| ADP1765ACPZ-1.2-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUF             |
| ADP1765ACPZ-1.3-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUG             |
| ADP1765ACPZ-1.5-R7 | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUJ             |
| ADP1765ACPZ-R7     | -40°C to +125°C   | 16-Lead LFCSP (3mm x 3mm x 0.75mm w/ EP) | Reel, 1500       | CP-16-48          | LUK             |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

## **OUTPUT VOLTAGE OPTION**

| Model <sup>1</sup> | Output Voltage (V) <sup>2</sup> |
|--------------------|---------------------------------|
| ADP1765ACPZ0.85-R7 | 0.85                            |
| ADP1765ACPZ-0.9-R7 | 0.9                             |
| ADP1765ACPZ0.95-R7 | 0.95                            |
| ADP1765ACPZ-1.0-R7 | 1.0                             |
| ADP1765ACPZ-1.1-R7 | 1.1                             |
| ADP1765ACPZ-1.2-R7 | 1.2                             |
| ADP1765ACPZ1.25-R7 | 1.25                            |
| ADP1765ACPZ-1.3-R7 | 1.3                             |
| ADP1765ACPZ-1.5-R7 | 1.5                             |
| ADP1765ACPZ-R7     | Adjustable                      |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

analog.com Rev. B | 21 of 22

<sup>&</sup>lt;sup>2</sup> For additional voltage options, contact a local Analog Devices sales or distribution representative. Additional voltage options are available by special order and include the following: 0.55 V, 0.6 V, 0.65 V, 0.7 V, 0.75 V, 0.8 V, 1.05 V, 1.15 V, 1.35 V, 1.4 V, and 1.45 V.

## **OUTLINE DIMENSIONS**

## **EVALUATION BOARDS**

| Model <sup>1</sup> | Description                   |
|--------------------|-------------------------------|
| ADP1765-1.0-EVALZ  | Evaluation Board (Fixed)      |
| ADP1765-ADJ-EVALZ  | Evaluation Board (Adjustable) |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

